ram: rk3399: Order tsel variables
authorJagan Teki <jagan@amarulasolutions.com>
Mon, 15 Jul 2019 18:21:04 +0000 (23:51 +0530)
committerKever Yang <kever.yang@rock-chips.com>
Fri, 19 Jul 2019 03:11:09 +0000 (11:11 +0800)
Order tsel* variable declarations and assignment in proper
and meaningful way.

No functionality change.

Signed-off-by: Jagan Teki <jagan@amarulasolutions.com>
Signed-off-by: YouMin Chen <cym@rock-chips.com>
Reviewed-by: Kever Yang <Kever.yang@rock-chips.com>
drivers/ram/rockchip/sdram_rk3399.c

index 8a983f9bb1824bbb802e0ae106df9e4d3180399e..043b27737d51ccc4d7c50d268332efb71f3f19c4 100644 (file)
@@ -159,41 +159,48 @@ static void set_ds_odt(const struct chan_info *chan,
        u32 *denali_phy = chan->publ->denali_phy;
 
        u32 tsel_idle_en, tsel_wr_en, tsel_rd_en;
-       u32 tsel_idle_select_p, tsel_wr_select_dq_p, tsel_rd_select_p;
-       u32 tsel_wr_select_ca_p, tsel_wr_select_ca_n;
-       u32 tsel_idle_select_n, tsel_wr_select_dq_n, tsel_rd_select_n;
+       u32 tsel_idle_select_p, tsel_rd_select_p;
+       u32 tsel_idle_select_n, tsel_rd_select_n;
+       u32 tsel_wr_select_dq_p, tsel_wr_select_ca_p;
+       u32 tsel_wr_select_dq_n, tsel_wr_select_ca_n;
        u32 reg_value;
 
        if (params->base.dramtype == LPDDR4) {
                tsel_rd_select_p = PHY_DRV_ODT_HI_Z;
-               tsel_wr_select_dq_p = PHY_DRV_ODT_40;
-               tsel_wr_select_ca_p = PHY_DRV_ODT_40;
+               tsel_rd_select_n = PHY_DRV_ODT_240;
+
                tsel_idle_select_p = PHY_DRV_ODT_HI_Z;
+               tsel_idle_select_n = PHY_DRV_ODT_240;
 
-               tsel_rd_select_n = PHY_DRV_ODT_240;
+               tsel_wr_select_dq_p = PHY_DRV_ODT_40;
                tsel_wr_select_dq_n = PHY_DRV_ODT_40;
+
+               tsel_wr_select_ca_p = PHY_DRV_ODT_40;
                tsel_wr_select_ca_n = PHY_DRV_ODT_40;
-               tsel_idle_select_n = PHY_DRV_ODT_240;
        } else if (params->base.dramtype == LPDDR3) {
                tsel_rd_select_p = PHY_DRV_ODT_240;
-               tsel_wr_select_dq_p = PHY_DRV_ODT_34_3;
-               tsel_wr_select_ca_p = PHY_DRV_ODT_48;
+               tsel_rd_select_n = PHY_DRV_ODT_HI_Z;
+
                tsel_idle_select_p = PHY_DRV_ODT_240;
+               tsel_idle_select_n = PHY_DRV_ODT_HI_Z;
 
-               tsel_rd_select_n = PHY_DRV_ODT_HI_Z;
+               tsel_wr_select_dq_p = PHY_DRV_ODT_34_3;
                tsel_wr_select_dq_n = PHY_DRV_ODT_34_3;
+
+               tsel_wr_select_ca_p = PHY_DRV_ODT_48;
                tsel_wr_select_ca_n = PHY_DRV_ODT_48;
-               tsel_idle_select_n = PHY_DRV_ODT_HI_Z;
        } else {
                tsel_rd_select_p = PHY_DRV_ODT_240;
-               tsel_wr_select_dq_p = PHY_DRV_ODT_34_3;
-               tsel_wr_select_ca_p = PHY_DRV_ODT_34_3;
+               tsel_rd_select_n = PHY_DRV_ODT_240;
+
                tsel_idle_select_p = PHY_DRV_ODT_240;
+               tsel_idle_select_n = PHY_DRV_ODT_240;
 
-               tsel_rd_select_n = PHY_DRV_ODT_240;
+               tsel_wr_select_dq_p = PHY_DRV_ODT_34_3;
                tsel_wr_select_dq_n = PHY_DRV_ODT_34_3;
+
+               tsel_wr_select_ca_p = PHY_DRV_ODT_34_3;
                tsel_wr_select_ca_n = PHY_DRV_ODT_34_3;
-               tsel_idle_select_n = PHY_DRV_ODT_240;
        }
 
        if (params->base.odt == 1)