stm32mp1: add 800 MHz profile support
authorPatrick Delaunay <patrick.delaunay@st.com>
Wed, 26 Feb 2020 10:26:43 +0000 (11:26 +0100)
committerPatrick Delaunay <patrick.delaunay@st.com>
Tue, 24 Mar 2020 13:16:33 +0000 (14:16 +0100)
The STM32MP1 series is available in 3 different lines which are pin-to-pin
compatible:
- STM32MP157: Dual Cortex-A7 cores, Cortex-M4 core @ 209 MHz,
              3D GPU, DSI display interface and CAN FD
- STM32MP153: Dual Cortex-A7 cores, Cortex-M4 core @ 209 MHz
              and CAN FD
- STM32MP151: Single Cortex-A7 core, Cortex-M4 core @ 209 MHz

Each line comes with a security option (cryptography & secure boot)
& a Cortex-A frequency option :

- A : Cortex-A7 @ 650 MHz
- C : Secure Boot + HW Crypto + Cortex-A7 @ 650 MHz
- D : Cortex-A7 @ 800 MHz
- F : Secure Boot + HW Crypto + Cortex-A7 @ 800 MHz

This patch adds the support of STM32MP15xD and STM32MP15xF in U-Boot.

Signed-off-by: Patrick Delaunay <patrick.delaunay@st.com>
Acked-by: Patrice Chotard <patrice.chotard@st.com>
arch/arm/mach-stm32mp/cpu.c
arch/arm/mach-stm32mp/fdt.c
arch/arm/mach-stm32mp/include/mach/sys_proto.h
doc/board/st/stm32mp1.rst

index 9c5e0448ce5a94dd485190189d909b13010a1e8b..9aa57943345b4bf49cd9bb46276b170b339021ff 100644 (file)
@@ -285,18 +285,36 @@ void get_soc_name(char name[SOC_NAME_SIZE])
 
        /* MPUs Part Numbers */
        switch (get_cpu_type()) {
+       case CPU_STM32MP157Fxx:
+               cpu_s = "157F";
+               break;
+       case CPU_STM32MP157Dxx:
+               cpu_s = "157D";
+               break;
        case CPU_STM32MP157Cxx:
                cpu_s = "157C";
                break;
        case CPU_STM32MP157Axx:
                cpu_s = "157A";
                break;
+       case CPU_STM32MP153Fxx:
+               cpu_s = "153F";
+               break;
+       case CPU_STM32MP153Dxx:
+               cpu_s = "153D";
+               break;
        case CPU_STM32MP153Cxx:
                cpu_s = "153C";
                break;
        case CPU_STM32MP153Axx:
                cpu_s = "153A";
                break;
+       case CPU_STM32MP151Fxx:
+               cpu_s = "151F";
+               break;
+       case CPU_STM32MP151Dxx:
+               cpu_s = "151D";
+               break;
        case CPU_STM32MP151Cxx:
                cpu_s = "151C";
                break;
index a3db86dc465f29751879bf166298f3b2ed4b2425..3ee7d6a83377211106bdeee112d6b526026a0dc8 100644 (file)
@@ -244,6 +244,8 @@ int ft_system_setup(void *blob, bd_t *bd)
        get_soc_name(name);
 
        switch (cpu) {
+       case CPU_STM32MP151Fxx:
+       case CPU_STM32MP151Dxx:
        case CPU_STM32MP151Cxx:
        case CPU_STM32MP151Axx:
                stm32_fdt_fixup_cpu(blob, name);
@@ -251,6 +253,8 @@ int ft_system_setup(void *blob, bd_t *bd)
                soc = fdt_path_offset(blob, "/soc");
                stm32_fdt_disable(blob, soc, STM32_FDCAN_BASE, "can", name);
                /* fall through */
+       case CPU_STM32MP153Fxx:
+       case CPU_STM32MP153Dxx:
        case CPU_STM32MP153Cxx:
        case CPU_STM32MP153Axx:
                stm32_fdt_disable(blob, soc, STM32_GPU_BASE, "gpu", name);
@@ -261,8 +265,11 @@ int ft_system_setup(void *blob, bd_t *bd)
        }
 
        switch (cpu) {
+       case CPU_STM32MP157Dxx:
        case CPU_STM32MP157Axx:
+       case CPU_STM32MP153Dxx:
        case CPU_STM32MP153Axx:
+       case CPU_STM32MP151Dxx:
        case CPU_STM32MP151Axx:
                stm32_fdt_disable(blob, soc, STM32_CRYP1_BASE, "cryp", name);
                stm32_fdt_disable(blob, soc, STM32_CRYP2_BASE, "cryp", name);
index 065b7b285616bce0eddb7fdb67f9ac2b8ee1d860..1617126beac4b045d5a3e08c3fdfb32a1a98416a 100644 (file)
@@ -3,13 +3,19 @@
  * Copyright (C) 2015-2017, STMicroelectronics - All Rights Reserved
  */
 
-/* ID = Device Version (bit31:16) + Device Part Number (RPN) (bit15:0)*/
+/* ID = Device Version (bit31:16) + Device Part Number (RPN) (bit7:0) */
 #define CPU_STM32MP157Cxx      0x05000000
 #define CPU_STM32MP157Axx      0x05000001
 #define CPU_STM32MP153Cxx      0x05000024
 #define CPU_STM32MP153Axx      0x05000025
 #define CPU_STM32MP151Cxx      0x0500002E
 #define CPU_STM32MP151Axx      0x0500002F
+#define CPU_STM32MP157Fxx      0x05000080
+#define CPU_STM32MP157Dxx      0x05000081
+#define CPU_STM32MP153Fxx      0x050000A4
+#define CPU_STM32MP153Dxx      0x050000A5
+#define CPU_STM32MP151Fxx      0x050000AE
+#define CPU_STM32MP151Dxx      0x050000AF
 
 /* return CPU_STMP32MP...Xxx constants */
 u32 get_cpu_type(void);
index ee42af6579d9f7a43b2284538cc2676c989de7a3..b7a0fbfd0359a1b9461c53929f9a96622edcd888 100644 (file)
@@ -25,6 +25,14 @@ It features:
  - Standard connectivity, widely inherited from the STM32 MCU family
  - Comprehensive security support
 
+Each line comes with a security option (cryptography & secure boot) and
+a Cortex-A frequency option:
+
+ - A : Cortex-A7 @ 650 MHz
+ - C : Secure Boot + HW Crypto + Cortex-A7 @ 650 MHz
+ - D : Cortex-A7 @ 800 MHz
+ - F : Secure Boot + HW Crypto + Cortex-A7 @ 800 MHz
+
 Everything is supported in Linux but U-Boot is limited to:
 
  1. UART