0860a500c02e9cc2abfa046908f1732028938401
[oweals/u-boot.git] / include / configs / zipitz2.h
1 /*
2  * Aeronix Zipit Z2 configuration file
3  *
4  * Copyright (C) 2009-2010 Marek Vasut <marek.vasut@gmail.com>
5  *
6  * SPDX-License-Identifier:     GPL-2.0+
7  */
8
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 /*
13  * High Level Board Configuration Options
14  */
15 #define CONFIG_CPU_PXA27X               1       /* Marvell PXA270 CPU */
16
17 #undef  CONFIG_SKIP_LOWLEVEL_INIT
18 #define CONFIG_PREBOOT
19
20 /*
21  * Environment settings
22  */
23 #define CONFIG_ENV_OVERWRITE
24 #define CONFIG_ENV_ADDR                 0x40000
25 #define CONFIG_ENV_SIZE                 0x10000
26
27 #define CONFIG_SYS_MALLOC_LEN           (128*1024)
28 #define CONFIG_ARCH_CPU_INIT
29
30 #define CONFIG_BOOTCOMMAND                                              \
31         "if mmc rescan && ext2load mmc 0 0xa0000000 boot/uboot.script ;"\
32         "then "                                                         \
33                 "source 0xa0000000; "                                   \
34         "else "                                                         \
35                 "bootm 0x50000; "                                       \
36         "fi; "
37 #define CONFIG_TIMESTAMP
38 #define CONFIG_CMDLINE_TAG
39 #define CONFIG_SETUP_MEMORY_TAGS
40
41 /*
42  * Serial Console Configuration
43  * STUART - the lower serial port on Colibri board
44  */
45 #define CONFIG_STUART                   1
46
47 /*
48  * Bootloader Components Configuration
49  */
50
51 /*
52  * MMC Card Configuration
53  */
54 #ifdef  CONFIG_CMD_MMC
55 #define CONFIG_PXA_MMC_GENERIC
56 #define CONFIG_SYS_MMC_BASE             0xF0000000
57 #endif
58
59 /*
60  * SPI and LCD
61  */
62 #ifdef  CONFIG_CMD_SPI
63 #define CONFIG_SOFT_SPI
64 #define CONFIG_LCD_ROTATION
65 #define CONFIG_PXA_LCD
66 #define CONFIG_LMS283GF05
67
68 #define SPI_DELAY       udelay(10)
69 #define SPI_SDA(val)    zipitz2_spi_sda(val)
70 #define SPI_SCL(val)    zipitz2_spi_scl(val)
71 #define SPI_READ        zipitz2_spi_read()
72 #ifndef __ASSEMBLY__
73 void zipitz2_spi_sda(int);
74 void zipitz2_spi_scl(int);
75 unsigned char zipitz2_spi_read(void);
76 #endif
77 #endif
78
79 #define CONFIG_SYS_DEVICE_NULLDEV       1
80
81 /*
82  * Clock Configuration
83  */
84 #define CONFIG_SYS_CPUSPEED             0x190           /* standard setting for 312MHz; L=16, N=1.5, A=0, SDCLK!=SystemBus */
85
86 /*
87  * SRAM Map
88  */
89 #define PHYS_SRAM                       0x5c000000      /* SRAM Bank #1 */
90 #define PHYS_SRAM_SIZE                  0x00040000      /* 256k */
91
92 /*
93  * DRAM Map
94  */
95 #define CONFIG_NR_DRAM_BANKS            1               /* We have 1 bank of DRAM */
96 #define PHYS_SDRAM_1                    0xa0000000      /* SDRAM Bank #1 */
97 #define PHYS_SDRAM_1_SIZE               0x02000000      /* 32 MB */
98
99 #define CONFIG_SYS_DRAM_BASE            0xa0000000      /* CS0 */
100 #define CONFIG_SYS_DRAM_SIZE            0x02000000      /* 32 MB DRAM */
101
102 #define CONFIG_SYS_MEMTEST_START        0xa0400000      /* memtest works on */
103 #define CONFIG_SYS_MEMTEST_END          0xa0800000      /* 4 ... 8 MB in DRAM */
104
105 #define CONFIG_SYS_LOAD_ADDR            CONFIG_SYS_DRAM_BASE
106
107 #define CONFIG_SYS_SDRAM_BASE           PHYS_SDRAM_1
108 #define CONFIG_SYS_INIT_SP_ADDR         (GENERATED_GBL_DATA_SIZE + PHYS_SRAM + 2048)
109
110 /*
111  * NOR FLASH
112  */
113 #define PHYS_FLASH_1                    0x00000000      /* Flash Bank #1 */
114 #define PHYS_FLASH_SIZE                 0x00800000      /* 8 MB */
115 #define PHYS_FLASH_SECT_SIZE            0x00010000      /* 64 KB sectors */
116 #define CONFIG_SYS_FLASH_BASE           PHYS_FLASH_1
117
118 #define CONFIG_SYS_FLASH_CFI
119 #define CONFIG_FLASH_CFI_DRIVER         1
120 #define CONFIG_SYS_FLASH_CFI_WIDTH      FLASH_CFI_16BIT
121
122 #define CONFIG_SYS_MONITOR_BASE         PHYS_FLASH_1
123 #define CONFIG_SYS_MONITOR_LEN          PHYS_FLASH_SECT_SIZE
124
125 #define CONFIG_SYS_MAX_FLASH_BANKS      1
126 #define CONFIG_SYS_MAX_FLASH_SECT       256
127
128 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE       1
129
130 #define CONFIG_SYS_FLASH_ERASE_TOUT     240000
131 #define CONFIG_SYS_FLASH_WRITE_TOUT     240000
132 #define CONFIG_SYS_FLASH_LOCK_TOUT      240000
133 #define CONFIG_SYS_FLASH_UNLOCK_TOUT    240000
134 #define CONFIG_SYS_FLASH_PROTECTION
135
136 /*
137  * GPIO settings
138  */
139 #define CONFIG_SYS_GAFR0_L_VAL  0x02000140
140 #define CONFIG_SYS_GAFR0_U_VAL  0x59188000
141 #define CONFIG_SYS_GAFR1_L_VAL  0x63900002
142 #define CONFIG_SYS_GAFR1_U_VAL  0xaaa03950
143 #define CONFIG_SYS_GAFR2_L_VAL  0x0aaaaaaa
144 #define CONFIG_SYS_GAFR2_U_VAL  0x29000308
145 #define CONFIG_SYS_GAFR3_L_VAL  0x54000000
146 #define CONFIG_SYS_GAFR3_U_VAL  0x000000d5
147 #define CONFIG_SYS_GPCR0_VAL    0x00000000
148 #define CONFIG_SYS_GPCR1_VAL    0x00000020
149 #define CONFIG_SYS_GPCR2_VAL    0x00000000
150 #define CONFIG_SYS_GPCR3_VAL    0x00000000
151 #define CONFIG_SYS_GPDR0_VAL    0xdafcee00
152 #define CONFIG_SYS_GPDR1_VAL    0xffa3aaab
153 #define CONFIG_SYS_GPDR2_VAL    0x8fe9ffff
154 #define CONFIG_SYS_GPDR3_VAL    0x001b1f8a
155 #define CONFIG_SYS_GPSR0_VAL    0x06080400
156 #define CONFIG_SYS_GPSR1_VAL    0x007f0000
157 #define CONFIG_SYS_GPSR2_VAL    0x032a0000
158 #define CONFIG_SYS_GPSR3_VAL    0x00000180
159
160 #define CONFIG_SYS_PSSR_VAL     0x30
161
162 /*
163  * Clock settings
164  */
165 #define CONFIG_SYS_CKEN         0x00511220
166 #define CONFIG_SYS_CCCR         0x00000190
167
168 /*
169  * Memory settings
170  */
171 #define CONFIG_SYS_MSC0_VAL     0x2ffc38f8
172 #define CONFIG_SYS_MSC1_VAL     0x0000ccd1
173 #define CONFIG_SYS_MSC2_VAL     0x0000b884
174 #define CONFIG_SYS_MDCNFG_VAL   0x08000ba9
175 #define CONFIG_SYS_MDREFR_VAL   0x2011a01e
176 #define CONFIG_SYS_MDMRS_VAL    0x00000000
177 #define CONFIG_SYS_FLYCNFG_VAL  0x00010001
178 #define CONFIG_SYS_SXCNFG_VAL   0x40044004
179
180 /*
181  * PCMCIA and CF Interfaces
182  */
183 #define CONFIG_SYS_MECR_VAL     0x00000001
184 #define CONFIG_SYS_MCMEM0_VAL   0x00014307
185 #define CONFIG_SYS_MCMEM1_VAL   0x00014307
186 #define CONFIG_SYS_MCATT0_VAL   0x0001c787
187 #define CONFIG_SYS_MCATT1_VAL   0x0001c787
188 #define CONFIG_SYS_MCIO0_VAL    0x0001430f
189 #define CONFIG_SYS_MCIO1_VAL    0x0001430f
190
191 #include "pxa-common.h"
192
193 #endif  /* __CONFIG_H */