0cad187a3cd4ba38fed5391a5340aa000160176e
[oweals/u-boot.git] / include / configs / mcx.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2011 Ilya Yanok, Emcraft Systems
4  *
5  * Based on omap3_evm_config.h
6  */
7
8 #ifndef __CONFIG_H
9 #define __CONFIG_H
10
11 /*
12  * High Level Configuration Options
13  */
14
15 #define CONFIG_MACH_TYPE        MACH_TYPE_MCX
16
17 #include <asm/arch/cpu.h>               /* get chip and board defs */
18 #include <asm/arch/omap.h>
19
20 /*
21  * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader
22  * and older u-boot.bin with the new U-Boot SPL.
23  */
24
25 /* Clock Defines */
26 #define V_OSCK                  26000000        /* Clock output from T2 */
27 #define V_SCLK                  (V_OSCK >> 1)
28
29 #define CONFIG_MISC_INIT_R
30
31 #define CONFIG_CMDLINE_TAG                      /* enable passing of ATAGs */
32 #define CONFIG_SETUP_MEMORY_TAGS
33 #define CONFIG_INITRD_TAG
34 #define CONFIG_REVISION_TAG
35
36 /*
37  * Size of malloc() pool
38  */
39 #define CONFIG_ENV_SIZE                 (128 << 10)     /* 128 KiB sector */
40 #define CONFIG_SYS_MALLOC_LEN           (1024 << 10)
41 /*
42  * DDR related
43  */
44 #define CONFIG_SYS_CS0_SIZE             (256 * 1024 * 1024)
45
46 /*
47  * Hardware drivers
48  */
49
50 /*
51  * NS16550 Configuration
52  */
53 #define V_NS16550_CLK                   48000000        /* 48MHz (APLL96/2) */
54
55 #define CONFIG_SYS_NS16550_SERIAL
56 #define CONFIG_SYS_NS16550_REG_SIZE     (-4)
57 #define CONFIG_SYS_NS16550_CLK          V_NS16550_CLK
58
59 /*
60  * select serial console configuration
61  */
62 #define CONFIG_SYS_NS16550_COM3         OMAP34XX_UART3
63 #define CONFIG_SERIAL3                  3       /* UART3 */
64
65 /* allow to overwrite serial and ethaddr */
66 #define CONFIG_ENV_OVERWRITE
67 #define CONFIG_SYS_BAUDRATE_TABLE       {4800, 9600, 19200, 38400, 57600,\
68                                         115200}
69
70 /* EHCI */
71 #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO        57
72
73 /* commands to include */
74
75 #define CONFIG_SYS_I2C
76
77 /* RTC */
78 #define CONFIG_RTC_DS1337
79 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
80
81 /*
82  * Board NAND Info.
83  */
84 #define CONFIG_SYS_NAND_ADDR            NAND_BASE       /* physical address */
85                                                         /* to access nand */
86 #define CONFIG_SYS_NAND_BASE            NAND_BASE       /* physical address */
87                                                         /* to access */
88                                                         /* nand at CS0 */
89
90 #define CONFIG_SYS_MAX_NAND_DEVICE      1               /* Max number of */
91                                                         /* NAND devices */
92 #define CONFIG_JFFS2_NAND
93 /* nand device jffs2 lives on */
94 #define CONFIG_JFFS2_DEV                "nand0"
95 /* start of jffs2 partition */
96 #define CONFIG_JFFS2_PART_OFFSET        0x680000
97 #define CONFIG_JFFS2_PART_SIZE          0xf980000       /* sz of jffs2 part */
98
99 /* Environment information */
100
101 #define CONFIG_BOOTFILE         "uImage"
102
103 /* Setup MTD for NAND on the SOM */
104
105 #define CONFIG_HOSTNAME "mcx"
106 #define CONFIG_EXTRA_ENV_SETTINGS \
107         "adddbg=setenv bootargs ${bootargs} trace_buf_size=64M\0"       \
108         "adddebug=setenv bootargs ${bootargs} earlyprintk=serial\0"     \
109         "addeth=setenv bootargs ${bootargs} ethaddr=${ethaddr}\0"       \
110         "addfb=setenv bootargs ${bootargs} vram=6M "                    \
111                 "omapfb.vram=1:2M,2:2M,3:2M omapdss.def_disp=lcd\0"     \
112         "addip_sta=setenv bootargs ${bootargs} "                        \
113                 "ip=${ipaddr}:${serverip}:${gatewayip}:"                \
114                 "${netmask}:${hostname}:eth0:off\0"                     \
115         "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0"               \
116         "addip=if test -n ${ipdyn};then run addip_dyn;"                 \
117                 "else run addip_sta;fi\0"                               \
118         "addmisc=setenv bootargs ${bootargs} ${misc}\0"                 \
119         "addtty=setenv bootargs ${bootargs} "                           \
120                 "console=${consoledev},${baudrate}\0"                   \
121         "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"              \
122         "baudrate=115200\0"                                             \
123         "consoledev=ttyO2\0"                                            \
124         "hostname=" CONFIG_HOSTNAME "\0"                        \
125         "loadaddr=0x82000000\0"                                         \
126         "load=tftp ${loadaddr} ${u-boot}\0"                             \
127         "load_k=tftp ${loadaddr} ${bootfile}\0"                         \
128         "loaduimage=fatload mmc 0 ${loadaddr} uImage\0"                 \
129         "loadmlo=tftp ${loadaddr} ${mlo}\0"                             \
130         "mlo=" CONFIG_HOSTNAME "/MLO\0"                 \
131         "mmcargs=root=/dev/mmcblk0p2 rw "                               \
132                 "rootfstype=ext3 rootwait\0"                            \
133         "mmcboot=echo Booting from mmc ...; "                           \
134                 "run mmcargs; "                                         \
135                 "run addip addtty addmtd addfb addeth addmisc;"         \
136                 "run loaduimage; "                                      \
137                 "bootm ${loadaddr}\0"                                   \
138         "net_nfs=run load_k; "                                          \
139                 "run nfsargs; "                                         \
140                 "run addip addtty addmtd addfb addeth addmisc;"         \
141                 "bootm ${loadaddr}\0"                                   \
142         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
143                 "nfsroot=${serverip}:${rootpath}\0"                     \
144         "u-boot=" CONFIG_HOSTNAME "/u-boot.img\0"               \
145         "uboot_addr=0x80000\0"                                          \
146         "update=nandecc sw;nand erase ${uboot_addr} 100000;"            \
147                 "nand write ${loadaddr} ${uboot_addr} 80000\0"          \
148         "updatemlo=nandecc hw;nand erase 0 20000;"                      \
149                 "nand write ${loadaddr} 0 20000\0"                      \
150         "upd=if run load;then echo Updating u-boot;if run update;"      \
151                 "then echo U-Boot updated;"                             \
152                         "else echo Error updating u-boot !;"            \
153                         "echo Board without bootloader !!;"             \
154                 "fi;"                                                   \
155                 "else echo U-Boot not downloaded..exiting;fi\0"         \
156         "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0"           \
157         "bootscript=echo Running bootscript from mmc ...; "             \
158                 "source ${loadaddr}\0"                                  \
159         "nandargs=setenv bootargs ubi.mtd=7 "                           \
160                 "root=ubi0:rootfs rootfstype=ubifs\0"                   \
161         "nandboot=echo Booting from nand ...; "                         \
162                 "run nandargs; "                                        \
163                 "ubi part nand0,4;"                                     \
164                 "ubi readvol ${loadaddr} kernel;"                       \
165                 "run addtty addmtd addfb addeth addmisc;"               \
166                 "bootm ${loadaddr}\0"                                   \
167         "preboot=ubi part nand0,7;"                                     \
168                 "ubi readvol ${loadaddr} splash;"                       \
169                 "bmp display ${loadaddr};"                              \
170                 "gpio set 55\0"                                         \
171         "swupdate_args=setenv bootargs root=/dev/ram "                  \
172                 "quiet loglevel=1 "                                     \
173                 "consoleblank=0 ${swupdate_misc}\0"                     \
174         "swupdate=echo Running Sw-Update...;"                           \
175                 "if printenv mtdparts;then echo Starting SwUpdate...; " \
176                 "else mtdparts default;fi; "                            \
177                 "ubi part nand0,5;"                                     \
178                 "ubi readvol 0x82000000 kernel_recovery;"               \
179                 "ubi part nand0,6;"                                     \
180                 "ubi readvol 0x84000000 fs_recovery;"                   \
181                 "run swupdate_args; "                                   \
182                 "setenv bootargs ${bootargs} "                          \
183                         "${mtdparts} "                                  \
184                         "vram=6M omapfb.vram=1:2M,2:2M,3:2M "           \
185                         "omapdss.def_disp=lcd;"                         \
186                 "bootm 0x82000000 0x84000000\0"                         \
187         "bootcmd=mmc rescan;if fatload mmc 0 82000000 loadbootscr.scr;" \
188                 "then source 82000000;else run nandboot;fi\0"
189
190 /*
191  * Miscellaneous configurable options
192  */
193 #define CONFIG_SYS_CBSIZE               1024/* Console I/O Buffer Size */
194 /* Boot Argument Buffer Size */
195 #define CONFIG_SYS_BARGSIZE             (CONFIG_SYS_CBSIZE)
196 /* memtest works on */
197 #define CONFIG_SYS_MEMTEST_START        (OMAP34XX_SDRC_CS0)
198 #define CONFIG_SYS_MEMTEST_END          (OMAP34XX_SDRC_CS0 + \
199                                         0x01F00000) /* 31MB */
200
201 #define CONFIG_SYS_LOAD_ADDR            (OMAP34XX_SDRC_CS0) /* default load */
202                                                                 /* address */
203 #define CONFIG_PREBOOT
204
205 /*
206  * AM3517 has 12 GP timers, they can be driven by the system clock
207  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
208  * This rate is divided by a local divisor.
209  */
210 #define CONFIG_SYS_TIMERBASE            OMAP34XX_GPT2
211 #define CONFIG_SYS_PTV                  2       /* Divisor: 2^(PTV+1) => 8 */
212
213 /*
214  * Physical Memory Map
215  */
216 #define CONFIG_NR_DRAM_BANKS    2       /* CS1 may or may not be populated */
217 #define PHYS_SDRAM_1            OMAP34XX_SDRC_CS0
218 #define PHYS_SDRAM_2            OMAP34XX_SDRC_CS1
219
220 /*
221  * FLASH and environment organization
222  */
223
224 /* **** PISMO SUPPORT *** */
225
226 /* Redundant Environment */
227 #define CONFIG_SYS_ENV_SECT_SIZE        (128 << 10)     /* 128 KiB */
228 #define CONFIG_ENV_OFFSET               0x180000
229 #define CONFIG_ENV_ADDR                 0x180000
230 #define CONFIG_ENV_OFFSET_REDUND        (CONFIG_ENV_OFFSET + \
231                                                 2 * CONFIG_SYS_ENV_SECT_SIZE)
232 #define CONFIG_ENV_SIZE_REDUND          CONFIG_ENV_SIZE
233
234 /* Flash banks JFFS2 should use */
235 #define CONFIG_SYS_MAX_MTD_BANKS        (CONFIG_SYS_MAX_FLASH_BANKS + \
236                                         CONFIG_SYS_MAX_NAND_DEVICE)
237 #define CONFIG_SYS_JFFS2_MEM_NAND
238 /* use flash_info[2] */
239 #define CONFIG_SYS_JFFS2_FIRST_BANK     CONFIG_SYS_MAX_FLASH_BANKS
240 #define CONFIG_SYS_JFFS2_NUM_BANKS      1
241
242 #define CONFIG_SYS_SDRAM_BASE           PHYS_SDRAM_1
243 #define CONFIG_SYS_INIT_RAM_ADDR        0x4020f800
244 #define CONFIG_SYS_INIT_RAM_SIZE        0x800
245 #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_INIT_RAM_ADDR + \
246                                          CONFIG_SYS_INIT_RAM_SIZE - \
247                                          GENERATED_GBL_DATA_SIZE)
248
249 /* Defines for SPL */
250
251 #define CONFIG_SPL_NAND_BASE
252 #define CONFIG_SPL_NAND_DRIVERS
253 #define CONFIG_SPL_NAND_ECC
254
255 #define CONFIG_SPL_TEXT_BASE            0x40200000 /*CONFIG_SYS_SRAM_START*/
256 #define CONFIG_SPL_MAX_SIZE             (54 * 1024)     /* 8 KB for stack */
257 #define CONFIG_SPL_STACK                LOW_LEVEL_SRAM_STACK
258
259 /* move malloc and bss high to prevent clashing with the main image */
260 #define CONFIG_SYS_SPL_MALLOC_START     0x8f000000
261 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x80000
262 #define CONFIG_SPL_BSS_START_ADDR       0x8f080000 /* end of RAM */
263 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
264
265 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION      1
266 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
267
268 /* NAND boot config */
269 #define CONFIG_SYS_NAND_PAGE_COUNT      64
270 #define CONFIG_SYS_NAND_PAGE_SIZE       2048
271 #define CONFIG_SYS_NAND_OOBSIZE         64
272 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128*1024)
273 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
274 #define CONFIG_SYS_NAND_BAD_BLOCK_POS   0
275 #define CONFIG_SYS_NAND_ECCPOS          {40, 41, 42, 43, 44, 45, 46, 47,\
276                                          48, 49, 50, 51, 52, 53, 54, 55,\
277                                          56, 57, 58, 59, 60, 61, 62, 63}
278 #define CONFIG_SYS_NAND_ECCSIZE         256
279 #define CONFIG_SYS_NAND_ECCBYTES        3
280 #define CONFIG_NAND_OMAP_ECCSCHEME      OMAP_ECC_HAM1_CODE_SW
281 #define CONFIG_SPL_NAND_SOFTECC
282
283 #define CONFIG_SYS_NAND_U_BOOT_START   CONFIG_SYS_TEXT_BASE
284
285 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0x80000
286
287 /*
288  * ethernet support
289  *
290  */
291 #if defined(CONFIG_CMD_NET)
292 #define CONFIG_DRIVER_TI_EMAC
293 #define CONFIG_DRIVER_TI_EMAC_USE_RMII
294 #define CONFIG_MII
295 #define CONFIG_BOOTP_DNS2
296 #define CONFIG_BOOTP_SEND_HOSTNAME
297 #define CONFIG_NET_RETRY_COUNT 10
298 #endif
299
300 #define CONFIG_SPLASH_SCREEN
301 #define CONFIG_VIDEO_BMP_RLE8
302 #define CONFIG_VIDEO_OMAP3
303
304 #endif /* __CONFIG_H */