configs: Migrate CONFIG_NR_DRAM_BANKS
[oweals/u-boot.git] / include / configs / ls1021atwr.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  */
5
6 #ifndef __CONFIG_H
7 #define __CONFIG_H
8
9 #define CONFIG_ARMV7_PSCI_1_0
10
11 #define CONFIG_ARMV7_SECURE_BASE        OCRAM_BASE_S_ADDR
12
13 #define CONFIG_SYS_FSL_CLK
14
15 #define CONFIG_SKIP_LOWLEVEL_INIT
16 #define CONFIG_DEEP_SLEEP
17
18 /*
19  * Size of malloc() pool
20  */
21 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
22
23 #define CONFIG_SYS_INIT_RAM_ADDR        OCRAM_BASE_ADDR
24 #define CONFIG_SYS_INIT_RAM_SIZE        OCRAM_SIZE
25
26 #define CONFIG_SYS_CLK_FREQ             100000000
27 #define CONFIG_DDR_CLK_FREQ             100000000
28
29 #define DDR_SDRAM_CFG                   0x470c0008
30 #define DDR_CS0_BNDS                    0x008000bf
31 #define DDR_CS0_CONFIG                  0x80014302
32 #define DDR_TIMING_CFG_0                0x50550004
33 #define DDR_TIMING_CFG_1                0xbcb38c56
34 #define DDR_TIMING_CFG_2                0x0040d120
35 #define DDR_TIMING_CFG_3                0x010e1000
36 #define DDR_TIMING_CFG_4                0x00000001
37 #define DDR_TIMING_CFG_5                0x03401400
38 #define DDR_SDRAM_CFG_2                 0x00401010
39 #define DDR_SDRAM_MODE                  0x00061c60
40 #define DDR_SDRAM_MODE_2                0x00180000
41 #define DDR_SDRAM_INTERVAL              0x18600618
42 #define DDR_DDR_WRLVL_CNTL              0x8655f605
43 #define DDR_DDR_WRLVL_CNTL_2            0x05060607
44 #define DDR_DDR_WRLVL_CNTL_3            0x05050505
45 #define DDR_DDR_CDR1                    0x80040000
46 #define DDR_DDR_CDR2                    0x00000001
47 #define DDR_SDRAM_CLK_CNTL              0x02000000
48 #define DDR_DDR_ZQ_CNTL                 0x89080600
49 #define DDR_CS0_CONFIG_2                0
50 #define DDR_SDRAM_CFG_MEM_EN            0x80000000
51 #define SDRAM_CFG2_D_INIT               0x00000010
52 #define DDR_CDR2_VREF_TRAIN_EN          0x00000080
53 #define SDRAM_CFG2_FRC_SR               0x80000000
54 #define SDRAM_CFG_BI                    0x00000001
55
56 #ifdef CONFIG_RAMBOOT_PBL
57 #define CONFIG_SYS_FSL_PBL_PBI  board/freescale/ls1021atwr/ls102xa_pbi.cfg
58 #endif
59
60 #ifdef CONFIG_SD_BOOT
61 #ifdef CONFIG_SD_BOOT_QSPI
62 #define CONFIG_SYS_FSL_PBL_RCW  \
63         board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
64 #else
65 #define CONFIG_SYS_FSL_PBL_RCW  \
66         board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
67 #endif
68
69 #ifdef CONFIG_SECURE_BOOT
70 /*
71  * HDR would be appended at end of image and copied to DDR along
72  * with U-Boot image.
73  */
74 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
75 #endif /* ifdef CONFIG_SECURE_BOOT */
76
77 #define CONFIG_SPL_TEXT_BASE            0x10000000
78 #define CONFIG_SPL_MAX_SIZE             0x1a000
79 #define CONFIG_SPL_STACK                0x1001d000
80 #define CONFIG_SPL_PAD_TO               0x1c000
81
82 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SYS_TEXT_BASE + \
83                 CONFIG_SYS_MONITOR_LEN)
84 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
85 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
86 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
87
88 #ifdef CONFIG_U_BOOT_HDR_SIZE
89 /*
90  * HDR would be appended at end of image and copied to DDR along
91  * with U-Boot image. Here u-boot max. size is 512K. So if binary
92  * size increases then increase this size in case of secure boot as
93  * it uses raw u-boot image instead of fit image.
94  */
95 #define CONFIG_SYS_MONITOR_LEN          (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
96 #else
97 #define CONFIG_SYS_MONITOR_LEN          0x100000
98 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
99 #endif
100
101 #define PHYS_SDRAM                      0x80000000
102 #define PHYS_SDRAM_SIZE                 (1u * 1024 * 1024 * 1024)
103
104 #define CONFIG_SYS_DDR_SDRAM_BASE      0x80000000UL
105 #define CONFIG_SYS_SDRAM_BASE          CONFIG_SYS_DDR_SDRAM_BASE
106
107 #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
108         !defined(CONFIG_QSPI_BOOT)
109 #define CONFIG_U_QE
110 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
111 #endif
112
113 /*
114  * IFC Definitions
115  */
116 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
117 #define CONFIG_FSL_IFC
118 #define CONFIG_SYS_FLASH_BASE           0x60000000
119 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
120
121 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
122 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
123                                 CSPR_PORT_SIZE_16 | \
124                                 CSPR_MSEL_NOR | \
125                                 CSPR_V)
126 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
127
128 /* NOR Flash Timing Params */
129 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
130                                         CSOR_NOR_TRHZ_80)
131 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
132                                         FTIM0_NOR_TEADC(0x5) | \
133                                         FTIM0_NOR_TAVDS(0x0) | \
134                                         FTIM0_NOR_TEAHC(0x5))
135 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
136                                         FTIM1_NOR_TRAD_NOR(0x1A) | \
137                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
138 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x4) | \
139                                         FTIM2_NOR_TCH(0x4) | \
140                                         FTIM2_NOR_TWP(0x1c) | \
141                                         FTIM2_NOR_TWPH(0x0e))
142 #define CONFIG_SYS_NOR_FTIM3            0
143
144 #define CONFIG_FLASH_CFI_DRIVER
145 #define CONFIG_SYS_FLASH_CFI
146 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
147 #define CONFIG_SYS_FLASH_QUIET_TEST
148 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
149
150 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
151 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
152 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
153 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
154
155 #define CONFIG_SYS_FLASH_EMPTY_INFO
156 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE_PHYS }
157
158 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
159 #define CONFIG_SYS_WRITE_SWAPPED_DATA
160 #endif
161
162 /* CPLD */
163
164 #define CONFIG_SYS_CPLD_BASE    0x7fb00000
165 #define CPLD_BASE_PHYS          CONFIG_SYS_CPLD_BASE
166
167 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
168 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
169                                         CSPR_PORT_SIZE_8 | \
170                                         CSPR_MSEL_GPCM | \
171                                         CSPR_V)
172 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
173 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
174                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
175                                         CSOR_NOR_TRHZ_80)
176
177 /* CPLD Timing parameters for IFC GPCM */
178 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xf) | \
179                                         FTIM0_GPCM_TEADC(0xf) | \
180                                         FTIM0_GPCM_TEAHC(0xf))
181 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0xff) | \
182                                         FTIM1_GPCM_TRAD(0x3f))
183 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0xf) | \
184                                         FTIM2_GPCM_TCH(0xf) | \
185                                         FTIM2_GPCM_TWP(0xff))
186 #define CONFIG_SYS_FPGA_FTIM3           0x0
187 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
188 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
189 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
190 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
191 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
192 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
193 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
194 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
195 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_FPGA_CSPR_EXT
196 #define CONFIG_SYS_CSPR1                CONFIG_SYS_FPGA_CSPR
197 #define CONFIG_SYS_AMASK1               CONFIG_SYS_FPGA_AMASK
198 #define CONFIG_SYS_CSOR1                CONFIG_SYS_FPGA_CSOR
199 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_FPGA_FTIM0
200 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_FPGA_FTIM1
201 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_FPGA_FTIM2
202 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_FPGA_FTIM3
203
204 /*
205  * Serial Port
206  */
207 #ifdef CONFIG_LPUART
208 #define CONFIG_LPUART_32B_REG
209 #else
210 #define CONFIG_SYS_NS16550_SERIAL
211 #ifndef CONFIG_DM_SERIAL
212 #define CONFIG_SYS_NS16550_REG_SIZE     1
213 #endif
214 #define CONFIG_SYS_NS16550_CLK          get_serial_clock()
215 #endif
216
217 /*
218  * I2C
219  */
220 #define CONFIG_SYS_I2C
221 #define CONFIG_SYS_I2C_MXC
222 #define CONFIG_SYS_I2C_MXC_I2C1         /* enable I2C bus 1 */
223 #define CONFIG_SYS_I2C_MXC_I2C2         /* enable I2C bus 2 */
224 #define CONFIG_SYS_I2C_MXC_I2C3         /* enable I2C bus 3 */
225
226 /* EEPROM */
227 #define CONFIG_ID_EEPROM
228 #define CONFIG_SYS_I2C_EEPROM_NXID
229 #define CONFIG_SYS_EEPROM_BUS_NUM               1
230 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x53
231 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN          1
232 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       3
233 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   5
234
235 /*
236  * MMC
237  */
238
239 /* SPI */
240 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
241 /* QSPI */
242 #define QSPI0_AMBA_BASE                 0x40000000
243 #define FSL_QSPI_FLASH_SIZE             (1 << 24)
244 #define FSL_QSPI_FLASH_NUM              2
245
246 /* DSPI */
247 #endif
248
249 /* DM SPI */
250 #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
251 #define CONFIG_DM_SPI_FLASH
252 #endif
253
254 /*
255  * Video
256  */
257 #ifdef CONFIG_VIDEO_FSL_DCU_FB
258 #define CONFIG_VIDEO_LOGO
259 #define CONFIG_VIDEO_BMP_LOGO
260
261 #define CONFIG_FSL_DCU_SII9022A
262 #define CONFIG_SYS_I2C_DVI_BUS_NUM      1
263 #define CONFIG_SYS_I2C_DVI_ADDR         0x39
264 #endif
265
266 /*
267  * eTSEC
268  */
269
270 #ifdef CONFIG_TSEC_ENET
271 #define CONFIG_MII
272 #define CONFIG_MII_DEFAULT_TSEC         1
273 #define CONFIG_TSEC1                    1
274 #define CONFIG_TSEC1_NAME               "eTSEC1"
275 #define CONFIG_TSEC2                    1
276 #define CONFIG_TSEC2_NAME               "eTSEC2"
277 #define CONFIG_TSEC3                    1
278 #define CONFIG_TSEC3_NAME               "eTSEC3"
279
280 #define TSEC1_PHY_ADDR                  2
281 #define TSEC2_PHY_ADDR                  0
282 #define TSEC3_PHY_ADDR                  1
283
284 #define TSEC1_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
285 #define TSEC2_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
286 #define TSEC3_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
287
288 #define TSEC1_PHYIDX                    0
289 #define TSEC2_PHYIDX                    0
290 #define TSEC3_PHYIDX                    0
291
292 #define CONFIG_ETHPRIME                 "eTSEC1"
293
294 #define CONFIG_PHY_ATHEROS
295
296 #define CONFIG_HAS_ETH0
297 #define CONFIG_HAS_ETH1
298 #define CONFIG_HAS_ETH2
299 #endif
300
301 /* PCIe */
302 #define CONFIG_PCIE1            /* PCIE controller 1 */
303 #define CONFIG_PCIE2            /* PCIE controller 2 */
304
305 #ifdef CONFIG_PCI
306 #define CONFIG_PCI_SCAN_SHOW
307 #endif
308
309 #define CONFIG_CMDLINE_TAG
310
311 #define CONFIG_PEN_ADDR_BIG_ENDIAN
312 #define CONFIG_LAYERSCAPE_NS_ACCESS
313 #define CONFIG_SMP_PEN_ADDR             0x01ee0200
314 #define COUNTER_FREQUENCY               12500000
315
316 #define CONFIG_HWCONFIG
317 #define HWCONFIG_BUFFER_SIZE            256
318
319 #define CONFIG_FSL_DEVICE_DISABLE
320
321 #define BOOT_TARGET_DEVICES(func) \
322         func(MMC, mmc, 0) \
323         func(USB, usb, 0)
324 #include <config_distro_bootcmd.h>
325
326 #ifdef CONFIG_LPUART
327 #define CONFIG_EXTRA_ENV_SETTINGS       \
328         "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
329         "initrd_high=0xffffffff\0"      \
330         "fdt_high=0xffffffff\0"         \
331         "fdt_addr=0x64f00000\0"         \
332         "kernel_addr=0x65000000\0"      \
333         "scriptaddr=0x80000000\0"       \
334         "scripthdraddr=0x80080000\0"    \
335         "fdtheader_addr_r=0x80100000\0" \
336         "kernelheader_addr_r=0x80200000\0"      \
337         "kernel_addr_r=0x81000000\0"    \
338         "fdt_addr_r=0x90000000\0"       \
339         "ramdisk_addr_r=0xa0000000\0"   \
340         "load_addr=0xa0000000\0"        \
341         "kernel_size=0x2800000\0"       \
342         "kernel_addr_sd=0x8000\0"       \
343         "kernel_size_sd=0x14000\0"      \
344         BOOTENV                         \
345         "boot_scripts=ls1021atwr_boot.scr\0"    \
346         "boot_script_hdr=hdr_ls1021atwr_bs.out\0"       \
347                 "scan_dev_for_boot_part="       \
348                         "part list ${devtype} ${devnum} devplist; "     \
349                         "env exists devplist || setenv devplist 1; "    \
350                         "for distro_bootpart in ${devplist}; do "       \
351                         "if fstype ${devtype} "                         \
352                                 "${devnum}:${distro_bootpart} "         \
353                                 "bootfstype; then "                     \
354                                 "run scan_dev_for_boot; "               \
355                         "fi; "                  \
356                 "done\0"                        \
357         "scan_dev_for_boot="                              \
358                 "echo Scanning ${devtype} "               \
359                                 "${devnum}:${distro_bootpart}...; "  \
360                 "for prefix in ${boot_prefixes}; do "     \
361                         "run scan_dev_for_scripts; "      \
362                 "done;"                                   \
363                 "\0"                                      \
364         "boot_a_script="                                  \
365                 "load ${devtype} ${devnum}:${distro_bootpart} "  \
366                         "${scriptaddr} ${prefix}${script}; "    \
367                 "env exists secureboot && load ${devtype} "     \
368                         "${devnum}:${distro_bootpart} "         \
369                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
370                         "&& esbc_validate ${scripthdraddr};"    \
371                 "source ${scriptaddr}\0"          \
372         "installer=load mmc 0:2 $load_addr "    \
373                 "/flex_installer_arm32.itb; "           \
374                 "bootm $load_addr#ls1021atwr\0" \
375         "qspi_bootcmd=echo Trying load from qspi..;"    \
376                 "sf probe && sf read $load_addr "       \
377                 "$kernel_addr $kernel_size && bootm $load_addr#$board\0"        \
378         "nor_bootcmd=echo Trying load from nor..;"      \
379                 "cp.b $kernel_addr $load_addr "         \
380                 "$kernel_size && bootm $load_addr#$board\0"
381 #else
382 #define CONFIG_EXTRA_ENV_SETTINGS       \
383         "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
384         "initrd_high=0xffffffff\0"      \
385         "fdt_high=0xffffffff\0"         \
386         "fdt_addr=0x64f00000\0"         \
387         "kernel_addr=0x61000000\0"      \
388         "kernelheader_addr=0x60800000\0"        \
389         "scriptaddr=0x80000000\0"       \
390         "scripthdraddr=0x80080000\0"    \
391         "fdtheader_addr_r=0x80100000\0" \
392         "kernelheader_addr_r=0x80200000\0"      \
393         "kernel_addr_r=0x81000000\0"    \
394         "kernelheader_size=0x40000\0"   \
395         "fdt_addr_r=0x90000000\0"       \
396         "ramdisk_addr_r=0xa0000000\0"   \
397         "load_addr=0xa0000000\0"        \
398         "kernel_size=0x2800000\0"       \
399         "kernel_addr_sd=0x8000\0"       \
400         "kernel_size_sd=0x14000\0"      \
401         "kernelhdr_addr_sd=0x4000\0"            \
402         "kernelhdr_size_sd=0x10\0"              \
403         BOOTENV                         \
404         "boot_scripts=ls1021atwr_boot.scr\0"    \
405         "boot_script_hdr=hdr_ls1021atwr_bs.out\0"       \
406                 "scan_dev_for_boot_part="       \
407                         "part list ${devtype} ${devnum} devplist; "     \
408                         "env exists devplist || setenv devplist 1; "    \
409                         "for distro_bootpart in ${devplist}; do "       \
410                         "if fstype ${devtype} "                         \
411                                 "${devnum}:${distro_bootpart} "         \
412                                 "bootfstype; then "                     \
413                                 "run scan_dev_for_boot; "               \
414                         "fi; "                  \
415                 "done\0"                        \
416         "scan_dev_for_boot="                              \
417                 "echo Scanning ${devtype} "               \
418                                 "${devnum}:${distro_bootpart}...; "  \
419                 "for prefix in ${boot_prefixes}; do "     \
420                         "run scan_dev_for_scripts; "      \
421                 "done;"                                   \
422                 "\0"                                      \
423         "boot_a_script="                                  \
424                 "load ${devtype} ${devnum}:${distro_bootpart} "  \
425                         "${scriptaddr} ${prefix}${script}; "    \
426                 "env exists secureboot && load ${devtype} "     \
427                         "${devnum}:${distro_bootpart} "         \
428                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
429                         "&& esbc_validate ${scripthdraddr};"    \
430                 "source ${scriptaddr}\0"          \
431         "qspi_bootcmd=echo Trying load from qspi..;"    \
432                 "sf probe && sf read $load_addr "       \
433                 "$kernel_addr $kernel_size; env exists secureboot "     \
434                 "&& sf read $kernelheader_addr_r $kernelheader_addr "   \
435                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
436                 "bootm $load_addr#$board\0" \
437         "nor_bootcmd=echo Trying load from nor..;"      \
438                 "cp.b $kernel_addr $load_addr "         \
439                 "$kernel_size; env exists secureboot "  \
440                 "&& cp.b $kernelheader_addr $kernelheader_addr_r "      \
441                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
442                 "bootm $load_addr#$board\0"     \
443         "sd_bootcmd=echo Trying load from SD ..;"       \
444                 "mmcinfo && mmc read $load_addr "       \
445                 "$kernel_addr_sd $kernel_size_sd && "   \
446                 "env exists secureboot && mmc read $kernelheader_addr_r "               \
447                 "$kernelhdr_addr_sd $kernelhdr_size_sd "                \
448                 " && esbc_validate ${kernelheader_addr_r};"     \
449                 "bootm $load_addr#$board\0"
450 #endif
451
452 #undef CONFIG_BOOTCOMMAND
453 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
454 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd"       \
455                            "env exists secureboot && esbc_halt"
456 #elif defined(CONFIG_SD_BOOT)
457 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; "       \
458                            "env exists secureboot && esbc_halt;"
459 #else
460 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd;"       \
461                            "env exists secureboot && esbc_halt;"
462 #endif
463
464 /*
465  * Miscellaneous configurable options
466  */
467
468 #define CONFIG_SYS_MEMTEST_START        0x80000000
469 #define CONFIG_SYS_MEMTEST_END          0x9fffffff
470
471 #define CONFIG_SYS_LOAD_ADDR            0x82000000
472
473 #define CONFIG_LS102XA_STREAM_ID
474
475 #define CONFIG_SYS_INIT_SP_OFFSET \
476         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
477 #define CONFIG_SYS_INIT_SP_ADDR \
478         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
479
480 #ifdef CONFIG_SPL_BUILD
481 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
482 #else
483 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
484 #endif
485
486 #define CONFIG_SYS_QE_FW_ADDR     0x60940000
487
488 /*
489  * Environment
490  */
491 #define CONFIG_ENV_OVERWRITE
492
493 #if defined(CONFIG_SD_BOOT)
494 #define CONFIG_ENV_OFFSET               0x300000
495 #define CONFIG_SYS_MMC_ENV_DEV          0
496 #define CONFIG_ENV_SIZE                 0x20000
497 #elif defined(CONFIG_QSPI_BOOT)
498 #define CONFIG_ENV_SIZE                 0x2000
499 #define CONFIG_ENV_OFFSET               0x300000
500 #define CONFIG_ENV_SECT_SIZE            0x10000
501 #else
502 #define CONFIG_ENV_ADDR                 (CONFIG_SYS_FLASH_BASE + 0x300000)
503 #define CONFIG_ENV_SIZE                 0x20000
504 #define CONFIG_ENV_SECT_SIZE            0x20000 /* 128K (one sector) */
505 #endif
506
507 #define CONFIG_MISC_INIT_R
508
509 #include <asm/fsl_secure_boot.h>
510 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
511
512 #endif