ae39d64be3adc3efc64daa72c617ebd5ac7b4681
[oweals/u-boot.git] / include / configs / da850evm.h
1 /*
2  * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
3  *
4  * Based on davinci_dvevm.h. Original Copyrights follow:
5  *
6  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
7  *
8  * SPDX-License-Identifier:     GPL-2.0+
9  */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 /*
15  * Board
16  */
17 #define CONFIG_DRIVER_TI_EMAC
18 /* check if direct NOR boot config is used */
19 #ifndef CONFIG_DIRECT_NOR_BOOT
20 #define CONFIG_USE_SPIFLASH
21 #endif
22
23 /*
24 * Disable DM_* for SPL build and can be re-enabled after adding
25 * DM support in SPL
26 */
27 #ifdef CONFIG_SPL_BUILD
28 #undef CONFIG_DM_SPI
29 #undef CONFIG_DM_SPI_FLASH
30 #undef CONFIG_DM_I2C
31 #undef CONFIG_DM_I2C_COMPAT
32 #endif
33 /*
34  * SoC Configuration
35  */
36 #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
37 #define CONFIG_SYS_CLK_FREQ             clk_get(DAVINCI_ARM_CLKID)
38 #define CONFIG_SYS_OSCIN_FREQ           24000000
39 #define CONFIG_SYS_TIMERBASE            DAVINCI_TIMER0_BASE
40 #define CONFIG_SYS_HZ_CLOCK             clk_get(DAVINCI_AUXCLK_CLKID)
41
42 #ifdef CONFIG_DIRECT_NOR_BOOT
43 #define CONFIG_ARCH_CPU_INIT
44 #define CONFIG_DA8XX_GPIO
45 #define CONFIG_SYS_DV_NOR_BOOT_CFG      (0x11)
46 #endif
47
48 /*
49  * Memory Info
50  */
51 #define CONFIG_SYS_MALLOC_LEN   (0x10000 + 1*1024*1024) /* malloc() len */
52 #define PHYS_SDRAM_1            DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
53 #define PHYS_SDRAM_1_SIZE       (64 << 20) /* SDRAM size 64MB */
54 #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
55
56 /* memtest start addr */
57 #define CONFIG_SYS_MEMTEST_START        (PHYS_SDRAM_1 + 0x2000000)
58
59 /* memtest will be run on 16MB */
60 #define CONFIG_SYS_MEMTEST_END  (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
61
62 #define CONFIG_NR_DRAM_BANKS    1 /* we have 1 bank of DRAM */
63
64 #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC (       \
65         DAVINCI_SYSCFG_SUSPSRC_TIMER0 |         \
66         DAVINCI_SYSCFG_SUSPSRC_SPI1 |           \
67         DAVINCI_SYSCFG_SUSPSRC_UART2 |          \
68         DAVINCI_SYSCFG_SUSPSRC_EMAC |           \
69         DAVINCI_SYSCFG_SUSPSRC_I2C)
70
71 /*
72  * PLL configuration
73  */
74
75 #define CONFIG_SYS_DA850_PLL0_PLLM     24
76 #define CONFIG_SYS_DA850_PLL1_PLLM     21
77
78 /*
79  * DDR2 memory configuration
80  */
81 #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
82                                         DV_DDR_PHY_EXT_STRBEN | \
83                                         (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
84
85 #define CONFIG_SYS_DA850_DDR2_SDBCR (           \
86         (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) |     \
87         (1 << DV_DDR_SDCR_DDREN_SHIFT) |        \
88         (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) |      \
89         (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) |    \
90         (0x3 << DV_DDR_SDCR_CL_SHIFT) |         \
91         (0x2 << DV_DDR_SDCR_IBANK_SHIFT) |      \
92         (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
93
94 /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
95 #define CONFIG_SYS_DA850_DDR2_SDBCR2 0
96
97 #define CONFIG_SYS_DA850_DDR2_SDTIMR (          \
98         (14 << DV_DDR_SDTMR1_RFC_SHIFT) |       \
99         (2 << DV_DDR_SDTMR1_RP_SHIFT) |         \
100         (2 << DV_DDR_SDTMR1_RCD_SHIFT) |        \
101         (1 << DV_DDR_SDTMR1_WR_SHIFT) |         \
102         (5 << DV_DDR_SDTMR1_RAS_SHIFT) |        \
103         (8 << DV_DDR_SDTMR1_RC_SHIFT) |         \
104         (1 << DV_DDR_SDTMR1_RRD_SHIFT) |        \
105         (0 << DV_DDR_SDTMR1_WTR_SHIFT))
106
107 #define CONFIG_SYS_DA850_DDR2_SDTIMR2 (         \
108         (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) |     \
109         (0 << DV_DDR_SDTMR2_XP_SHIFT) |         \
110         (0 << DV_DDR_SDTMR2_ODT_SHIFT) |        \
111         (17 << DV_DDR_SDTMR2_XSNR_SHIFT) |      \
112         (199 << DV_DDR_SDTMR2_XSRD_SHIFT) |     \
113         (0 << DV_DDR_SDTMR2_RTP_SHIFT) |        \
114         (0 << DV_DDR_SDTMR2_CKE_SHIFT))
115
116 #define CONFIG_SYS_DA850_DDR2_SDRCR    0x00000494
117 #define CONFIG_SYS_DA850_DDR2_PBBPR    0x30
118
119 /*
120  * Serial Driver info
121  */
122
123 #if defined(CONFIG_SPL_BUILD) || defined(CONFIG_DIRECT_NOR_BOOT)
124 #define CONFIG_SYS_NS16550_SERIAL
125 #define CONFIG_SYS_NS16550_REG_SIZE     -4      /* NS16550 register size */
126 #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
127 #endif
128 #define CONFIG_SYS_NS16550_CLK  clk_get(DAVINCI_UART2_CLKID)
129 #define CONFIG_CONS_INDEX       1               /* use UART0 for console */
130
131 #define CONFIG_SPI
132 #define CONFIG_SYS_SPI_CLK              clk_get(DAVINCI_SPI1_CLKID)
133 #ifdef CONFIG_SPL_BUILD
134 #define CONFIG_SYS_SPI_BASE             DAVINCI_SPI1_BASE
135 #define CONFIG_SF_DEFAULT_SPEED         30000000
136 #define CONFIG_ENV_SPI_MAX_HZ   CONFIG_SF_DEFAULT_SPEED
137 #endif
138
139 #ifdef CONFIG_USE_SPIFLASH
140 #define CONFIG_SPL_SPI_LOAD
141 #define CONFIG_SYS_SPI_U_BOOT_OFFS      0x8000
142 #define CONFIG_SYS_SPI_U_BOOT_SIZE      0x40000
143 #endif
144
145 /*
146  * I2C Configuration
147  */
148 #ifndef CONFIG_SPL_BUILD
149 #define CONFIG_SYS_I2C_DAVINCI
150 #define CONFIG_SYS_I2C_EXPANDER_ADDR   0x20
151 #endif
152
153 /*
154  * Flash & Environment
155  */
156 #ifdef CONFIG_USE_NAND
157 #define CONFIG_NAND_DAVINCI
158 #define CONFIG_ENV_OFFSET               0x0 /* Block 0--not used by bootcode */
159 #define CONFIG_ENV_SIZE                 (128 << 10)
160 #define CONFIG_SYS_NAND_USE_FLASH_BBT
161 #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
162 #define CONFIG_SYS_NAND_PAGE_2K
163 #define CONFIG_SYS_NAND_CS              3
164 #define CONFIG_SYS_NAND_BASE            DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
165 #define CONFIG_SYS_NAND_MASK_CLE                0x10
166 #define CONFIG_SYS_NAND_MASK_ALE                0x8
167 #undef CONFIG_SYS_NAND_HW_ECC
168 #define CONFIG_SYS_MAX_NAND_DEVICE      1 /* Max number of NAND devices */
169 #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
170 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
171 #define CONFIG_SYS_NAND_PAGE_SIZE       (2 << 10)
172 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 << 10)
173 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0x28000
174 #define CONFIG_SYS_NAND_U_BOOT_SIZE     0x60000
175 #define CONFIG_SYS_NAND_U_BOOT_DST      0xc1080000
176 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_NAND_U_BOOT_DST
177 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
178                                         CONFIG_SYS_NAND_U_BOOT_SIZE - \
179                                         CONFIG_SYS_MALLOC_LEN -       \
180                                         GENERATED_GBL_DATA_SIZE)
181 #define CONFIG_SYS_NAND_ECCPOS          {                               \
182                                 24, 25, 26, 27, 28, \
183                                 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
184                                 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
185                                 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
186                                 59, 60, 61, 62, 63 }
187 #define CONFIG_SYS_NAND_PAGE_COUNT      64
188 #define CONFIG_SYS_NAND_BAD_BLOCK_POS   0
189 #define CONFIG_SYS_NAND_ECCSIZE         512
190 #define CONFIG_SYS_NAND_ECCBYTES        10
191 #define CONFIG_SYS_NAND_OOBSIZE         64
192 #define CONFIG_SPL_NAND_BASE
193 #define CONFIG_SPL_NAND_DRIVERS
194 #define CONFIG_SPL_NAND_ECC
195 #define CONFIG_SPL_NAND_LOAD
196 #endif
197
198 /*
199  * Network & Ethernet Configuration
200  */
201 #ifdef CONFIG_DRIVER_TI_EMAC
202 #define CONFIG_MII
203 #define CONFIG_BOOTP_DNS
204 #define CONFIG_BOOTP_DNS2
205 #define CONFIG_BOOTP_SEND_HOSTNAME
206 #define CONFIG_NET_RETRY_COUNT  10
207 #endif
208
209 #ifdef CONFIG_USE_NOR
210 #define CONFIG_FLASH_CFI_DRIVER
211 #define CONFIG_SYS_FLASH_CFI
212 #define CONFIG_SYS_FLASH_PROTECTION
213 #define CONFIG_SYS_MAX_FLASH_BANKS      1 /* max number of flash banks */
214 #define CONFIG_SYS_FLASH_SECT_SZ        (128 << 10) /* 128KB */
215 #define CONFIG_ENV_OFFSET               (CONFIG_SYS_FLASH_SECT_SZ * 3)
216 #define CONFIG_ENV_SIZE                 (10 << 10) /* 10KB */
217 #define CONFIG_SYS_FLASH_BASE           DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
218 #define PHYS_FLASH_SIZE                 (8 << 20) /* Flash size 8MB */
219 #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
220                + 3)
221 #define CONFIG_ENV_SECT_SIZE            CONFIG_SYS_FLASH_SECT_SZ
222 #endif
223
224 #ifdef CONFIG_USE_SPIFLASH
225 #define CONFIG_ENV_SIZE                 (64 << 10)
226 #define CONFIG_ENV_OFFSET               (512 << 10)
227 #define CONFIG_ENV_SECT_SIZE            (64 << 10)
228 #ifdef CONFIG_SPL_BUILD
229 #undef CONFIG_SPI_FLASH_MTD
230 #endif
231 #define CONFIG_MTD_DEVICE               /* needed for mtdparts commands */
232 #define CONFIG_MTD_PARTITIONS           /* required for UBI partition support */
233 #endif
234
235 /*
236  * U-Boot general configuration
237  */
238 #define CONFIG_MISC_INIT_R
239 #define CONFIG_BOOTFILE         "uImage" /* Boot file name */
240 #define CONFIG_SYS_CBSIZE       1024 /* Console I/O Buffer Size */
241 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
242 #define CONFIG_SYS_LOAD_ADDR    (PHYS_SDRAM_1 + 0x700000)
243 #define CONFIG_AUTO_COMPLETE
244 #define CONFIG_CMDLINE_EDITING
245 #define CONFIG_SYS_LONGHELP
246 #define CONFIG_MX_CYCLIC
247
248 /*
249  * Linux Information
250  */
251 #define LINUX_BOOT_PARAM_ADDR   (PHYS_SDRAM_1 + 0x100)
252 #define CONFIG_HWCONFIG         /* enable hwconfig */
253 #define CONFIG_CMDLINE_TAG
254 #define CONFIG_REVISION_TAG
255 #define CONFIG_SETUP_MEMORY_TAGS
256
257 #define CONFIG_BOOTCOMMAND \
258                 "run envboot; " \
259                 "run mmcboot; "
260
261 #define DEFAULT_LINUX_BOOT_ENV \
262         "loadaddr=0xc0700000\0" \
263         "fdtaddr=0xc0600000\0" \
264         "scriptaddr=0xc0600000\0"
265
266 #include <environment/ti/mmc.h>
267
268 #define CONFIG_EXTRA_ENV_SETTINGS \
269         DEFAULT_LINUX_BOOT_ENV \
270         DEFAULT_MMC_TI_ARGS \
271         "bootpart=0:2\0" \
272         "bootdir=/boot\0" \
273         "bootfile=zImage\0" \
274         "fdtfile=da850-evm.dtb\0" \
275         "boot_fdt=yes\0" \
276         "boot_fit=0\0" \
277         "console=ttyS2,115200n8\0" \
278         "hwconfig=dsp:wake=yes"
279
280 #ifdef CONFIG_CMD_BDI
281 #define CONFIG_CLOCKS
282 #endif
283
284 #ifdef CONFIG_USE_NAND
285 #define CONFIG_MTD_DEVICE
286 #define CONFIG_MTD_PARTITIONS
287 #endif
288
289 #if !defined(CONFIG_USE_NAND) && \
290         !defined(CONFIG_USE_NOR) && \
291         !defined(CONFIG_USE_SPIFLASH)
292 #define CONFIG_ENV_SIZE         (16 << 10)
293 #endif
294
295 #ifndef CONFIG_DIRECT_NOR_BOOT
296 /* defines for SPL */
297 #define CONFIG_SPL_FRAMEWORK
298 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SYS_TEXT_BASE - \
299                                                 CONFIG_SYS_MALLOC_LEN)
300 #define CONFIG_SYS_SPL_MALLOC_SIZE      CONFIG_SYS_MALLOC_LEN
301 #define CONFIG_SPL_SPI_LOAD
302 #define CONFIG_SPL_STACK        0x8001ff00
303 #define CONFIG_SPL_TEXT_BASE    0x80000000
304 #define CONFIG_SPL_MAX_FOOTPRINT        32768
305 #define CONFIG_SPL_PAD_TO       32768
306 #endif
307
308 /* Load U-Boot Image From MMC */
309 #ifdef CONFIG_SPL_MMC_LOAD
310 #undef CONFIG_SPL_SPI_LOAD
311 #endif
312
313 /* additions for new relocation code, must added to all boards */
314 #define CONFIG_SYS_SDRAM_BASE           0xc0000000
315
316 #ifdef CONFIG_DIRECT_NOR_BOOT
317 #define CONFIG_SYS_INIT_SP_ADDR         0x8001ff00
318 #else
319 #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
320                                         GENERATED_GBL_DATA_SIZE)
321 #endif /* CONFIG_DIRECT_NOR_BOOT */
322
323 #include <asm/arch/hardware.h>
324
325 #endif /* __CONFIG_H */