Merge branch 'next'
[oweals/u-boot.git] / arch / arm / mach-keystone / include / mach / hardware.h
1 /*
2  * Keystone2: Common SoC definitions, structures etc.
3  *
4  * (C) Copyright 2012-2014
5  *     Texas Instruments Incorporated, <www.ti.com>
6  *
7  * SPDX-License-Identifier:     GPL-2.0+
8  */
9 #ifndef __ASM_ARCH_HARDWARE_H
10 #define __ASM_ARCH_HARDWARE_H
11
12 #include <config.h>
13
14 #ifndef __ASSEMBLY__
15
16 #include <linux/sizes.h>
17 #include <asm/io.h>
18
19 #define REG(addr)        (*(volatile unsigned int *)(addr))
20 #define REG_P(addr)      ((volatile unsigned int *)(addr))
21
22 typedef volatile unsigned int   dv_reg;
23 typedef volatile unsigned int   *dv_reg_p;
24
25 #endif
26
27 #define KS2_DDRPHY_PIR_OFFSET           0x04
28 #define KS2_DDRPHY_PGCR0_OFFSET         0x08
29 #define KS2_DDRPHY_PGCR1_OFFSET         0x0C
30 #define KS2_DDRPHY_PGSR0_OFFSET         0x10
31 #define KS2_DDRPHY_PGSR1_OFFSET         0x14
32 #define KS2_DDRPHY_PLLCR_OFFSET         0x18
33 #define KS2_DDRPHY_PTR0_OFFSET          0x1C
34 #define KS2_DDRPHY_PTR1_OFFSET          0x20
35 #define KS2_DDRPHY_PTR2_OFFSET          0x24
36 #define KS2_DDRPHY_PTR3_OFFSET          0x28
37 #define KS2_DDRPHY_PTR4_OFFSET          0x2C
38 #define KS2_DDRPHY_DCR_OFFSET           0x44
39
40 #define KS2_DDRPHY_DTPR0_OFFSET         0x48
41 #define KS2_DDRPHY_DTPR1_OFFSET         0x4C
42 #define KS2_DDRPHY_DTPR2_OFFSET         0x50
43
44 #define KS2_DDRPHY_MR0_OFFSET           0x54
45 #define KS2_DDRPHY_MR1_OFFSET           0x58
46 #define KS2_DDRPHY_MR2_OFFSET           0x5C
47 #define KS2_DDRPHY_DTCR_OFFSET          0x68
48 #define KS2_DDRPHY_PGCR2_OFFSET         0x8C
49
50 #define KS2_DDRPHY_ZQ0CR1_OFFSET        0x184
51 #define KS2_DDRPHY_ZQ1CR1_OFFSET        0x194
52 #define KS2_DDRPHY_ZQ2CR1_OFFSET        0x1A4
53 #define KS2_DDRPHY_ZQ3CR1_OFFSET        0x1B4
54
55 #define KS2_DDRPHY_DATX8_4_OFFSET       0x2C0
56 #define KS2_DDRPHY_DATX8_5_OFFSET       0x300
57 #define KS2_DDRPHY_DATX8_6_OFFSET       0x340
58 #define KS2_DDRPHY_DATX8_7_OFFSET       0x380
59 #define KS2_DDRPHY_DATX8_8_OFFSET       0x3C0
60
61 #define IODDRM_MASK                     0x00000180
62 #define ZCKSEL_MASK                     0x01800000
63 #define CL_MASK                         0x00000072
64 #define WR_MASK                         0x00000E00
65 #define BL_MASK                         0x00000003
66 #define RRMODE_MASK                     0x00040000
67 #define UDIMM_MASK                      0x20000000
68 #define BYTEMASK_MASK                   0x0003FC00
69 #define MPRDQ_MASK                      0x00000080
70 #define PDQ_MASK                        0x00000070
71 #define NOSRA_MASK                      0x08000000
72 #define ECC_MASK                        0x00000001
73
74 /* DDR3 definitions */
75 #define KS2_DDR3A_EMIF_CTRL_BASE        0x21010000
76 #define KS2_DDR3A_EMIF_DATA_BASE        0x80000000
77 #define KS2_DDR3A_DDRPHYC               0x02329000
78
79 #define KS2_DDR3_MIDR_OFFSET            0x00
80 #define KS2_DDR3_STATUS_OFFSET          0x04
81 #define KS2_DDR3_SDCFG_OFFSET           0x08
82 #define KS2_DDR3_SDRFC_OFFSET           0x10
83 #define KS2_DDR3_SDTIM1_OFFSET          0x18
84 #define KS2_DDR3_SDTIM2_OFFSET          0x1C
85 #define KS2_DDR3_SDTIM3_OFFSET          0x20
86 #define KS2_DDR3_SDTIM4_OFFSET          0x28
87 #define KS2_DDR3_PMCTL_OFFSET           0x38
88 #define KS2_DDR3_ZQCFG_OFFSET           0xC8
89
90 #define KS2_DDR3_PLLCTRL_PHY_RESET      0x80000000
91
92 /* DDR3 ECC */
93 #define KS2_DDR3_ECC_INT_STATUS_OFFSET                  0x0AC
94 #define KS2_DDR3_ECC_INT_ENABLE_SET_SYS_OFFSET          0x0B4
95 #define KS2_DDR3_ECC_CTRL_OFFSET                        0x110
96 #define KS2_DDR3_ECC_ADDR_RANGE1_OFFSET                 0x114
97 #define KS2_DDR3_ONE_BIT_ECC_ERR_CNT_OFFSET             0x130
98 #define KS2_DDR3_ONE_BIT_ECC_ERR_ADDR_LOG_OFFSET        0x13C
99
100 /* DDR3 ECC Interrupt Status register */
101 #define KS2_DDR3_1B_ECC_ERR_SYS         BIT(5)
102 #define KS2_DDR3_2B_ECC_ERR_SYS         BIT(4)
103 #define KS2_DDR3_WR_ECC_ERR_SYS         BIT(3)
104
105 /* DDR3 ECC Control register */
106 #define KS2_DDR3_ECC_EN                 BIT(31)
107 #define KS2_DDR3_ECC_ADDR_RNG_PROT      BIT(30)
108 #define KS2_DDR3_ECC_VERIFY_EN          BIT(29)
109 #define KS2_DDR3_ECC_RMW_EN             BIT(28)
110 #define KS2_DDR3_ECC_ADDR_RNG_1_EN      BIT(0)
111
112 #define KS2_DDR3_ECC_ENABLE             (KS2_DDR3_ECC_EN | \
113                                         KS2_DDR3_ECC_ADDR_RNG_PROT | \
114                                         KS2_DDR3_ECC_VERIFY_EN)
115
116 /* EDMA */
117 #define KS2_EDMA0_BASE                  0x02700000
118
119 /* EDMA3 register offsets */
120 #define KS2_EDMA_QCHMAP0                0x0200
121 #define KS2_EDMA_IPR                    0x1068
122 #define KS2_EDMA_ICR                    0x1070
123 #define KS2_EDMA_QEECR                  0x1088
124 #define KS2_EDMA_QEESR                  0x108c
125 #define KS2_EDMA_PARAM_1(x)             (0x4020 + (4 * x))
126
127 /* NETCP pktdma */
128 #ifdef CONFIG_SOC_K2G
129 #define KS2_NETCP_PDMA_RX_FREE_QUEUE    113
130 #define KS2_NETCP_PDMA_RX_RCV_QUEUE     114
131 #else
132 #define KS2_NETCP_PDMA_RX_FREE_QUEUE    4001
133 #define KS2_NETCP_PDMA_RX_RCV_QUEUE     4002
134 #endif
135
136 /* Chip Interrupt Controller */
137 #define KS2_CIC2_BASE                   0x02608000
138
139 /* Chip Interrupt Controller register offsets */
140 #define KS2_CIC_CTRL                    0x04
141 #define KS2_CIC_HOST_CTRL               0x0C
142 #define KS2_CIC_GLOBAL_ENABLE           0x10
143 #define KS2_CIC_SYS_ENABLE_IDX_SET      0x28
144 #define KS2_CIC_HOST_ENABLE_IDX_SET     0x34
145 #define KS2_CIC_CHAN_MAP(n)             (0x0400 + (n << 2))
146
147 #define KS2_UART0_BASE                  0x02530c00
148 #define KS2_UART1_BASE                  0x02531000
149
150 /* Boot Config */
151 #define KS2_DEVICE_STATE_CTRL_BASE      0x02620000
152 #define KS2_JTAG_ID_REG                 (KS2_DEVICE_STATE_CTRL_BASE + 0x18)
153 #define KS2_DEVSTAT                     (KS2_DEVICE_STATE_CTRL_BASE + 0x20)
154 #define KS2_DEVCFG                      (KS2_DEVICE_STATE_CTRL_BASE + 0x14c)
155 #define KS2_ETHERNET_CFG                (KS2_DEVICE_STATE_CTRL_BASE + 0xe20)
156 #define KS2_ETHERNET_RGMII              2
157
158 /* PSC */
159 #define KS2_PSC_BASE                    0x02350000
160 #define KS2_LPSC_GEM_0                  15
161 #define KS2_LPSC_TETRIS                 52
162 #define KS2_TETRIS_PWR_DOMAIN           31
163 #define KS2_GEM_0_PWR_DOMAIN            8
164
165 /* Chip configuration unlock codes and registers */
166 #define KS2_KICK0                       (KS2_DEVICE_STATE_CTRL_BASE + 0x38)
167 #define KS2_KICK1                       (KS2_DEVICE_STATE_CTRL_BASE + 0x3c)
168 #define KS2_KICK0_MAGIC                 0x83e70b13
169 #define KS2_KICK1_MAGIC                 0x95a4f1e0
170
171 /* PLL control registers */
172 #define KS2_MAINPLLCTL0                 (KS2_DEVICE_STATE_CTRL_BASE + 0x350)
173 #define KS2_MAINPLLCTL1                 (KS2_DEVICE_STATE_CTRL_BASE + 0x354)
174 #define KS2_PASSPLLCTL0                 (KS2_DEVICE_STATE_CTRL_BASE + 0x358)
175 #define KS2_PASSPLLCTL1                 (KS2_DEVICE_STATE_CTRL_BASE + 0x35C)
176 #define KS2_DDR3APLLCTL0                (KS2_DEVICE_STATE_CTRL_BASE + 0x360)
177 #define KS2_DDR3APLLCTL1                (KS2_DEVICE_STATE_CTRL_BASE + 0x364)
178 #define KS2_DDR3BPLLCTL0                (KS2_DEVICE_STATE_CTRL_BASE + 0x368)
179 #define KS2_DDR3BPLLCTL1                (KS2_DEVICE_STATE_CTRL_BASE + 0x36C)
180 #define KS2_ARMPLLCTL0                  (KS2_DEVICE_STATE_CTRL_BASE + 0x370)
181 #define KS2_ARMPLLCTL1                  (KS2_DEVICE_STATE_CTRL_BASE + 0x374)
182 #define KS2_UARTPLLCTL0                 (KS2_DEVICE_STATE_CTRL_BASE + 0x390)
183 #define KS2_UARTPLLCTL1                 (KS2_DEVICE_STATE_CTRL_BASE + 0x394)
184
185 #define KS2_PLL_CNTRL_BASE              0x02310000
186 #define KS2_CLOCK_BASE                  KS2_PLL_CNTRL_BASE
187 #define KS2_RSTCTRL_RSTYPE              (KS2_PLL_CNTRL_BASE + 0xe4)
188 #define KS2_RSTCTRL                     (KS2_PLL_CNTRL_BASE + 0xe8)
189 #define KS2_RSTCTRL_RSCFG               (KS2_PLL_CNTRL_BASE + 0xec)
190 #define KS2_RSTCTRL_KEY                 0x5a69
191 #define KS2_RSTCTRL_MASK                0xffff0000
192 #define KS2_RSTCTRL_SWRST               0xfffe0000
193 #define KS2_RSTYPE_PLL_SOFT             BIT(13)
194
195 /* SPI */
196 #ifdef CONFIG_SOC_K2G
197 #define KS2_SPI0_BASE                   0x21805400
198 #define KS2_SPI1_BASE                   0x21805800
199 #define KS2_SPI2_BASE                   0x21805c00
200 #define KS2_SPI3_BASE                   0x21806000
201 #else
202 #define KS2_SPI0_BASE                   0x21000400
203 #define KS2_SPI1_BASE                   0x21000600
204 #define KS2_SPI2_BASE                   0x21000800
205 #define KS2_SPI_BASE                    KS2_SPI0_BASE
206 #endif
207
208 /* AEMIF */
209 #define KS2_AEMIF_CNTRL_BASE            0x21000a00
210 #define DAVINCI_ASYNC_EMIF_CNTRL_BASE   KS2_AEMIF_CNTRL_BASE
211
212 /* Flag from ks2_debug options to check if DSPs need to stay ON */
213 #define DBG_LEAVE_DSPS_ON               0x1
214
215 /* MSMC control */
216 #define KS2_MSMC_CTRL_BASE              0x0bc00000
217 #define KS2_MSMC_DATA_BASE              0x0c000000
218 #ifndef CONFIG_SOC_K2G
219 #define KS2_MSMC_SEGMENT_TETRIS         8
220 #define KS2_MSMC_SEGMENT_NETCP          9
221 #define KS2_MSMC_SEGMENT_QM_PDSP        10
222 #define KS2_MSMC_SEGMENT_PCIE0          11
223 #else
224 #define KS2_MSMC_SEGMENT_TETRIS         1
225 #define KS2_MSMC_SEGMENT_NETCP          4
226 #define KS2_MSMC_SEGMENT_PCIE0          5
227 #endif
228
229 /* MSMC segment size shift bits */
230 #define KS2_MSMC_SEG_SIZE_SHIFT         12
231 #define KS2_MSMC_MAP_SEG_NUM            (2 << (30 - KS2_MSMC_SEG_SIZE_SHIFT))
232 #define KS2_MSMC_DST_SEG_BASE           (CONFIG_SYS_LPAE_SDRAM_BASE >> \
233                                         KS2_MSMC_SEG_SIZE_SHIFT)
234
235 /* Device speed */
236 #define KS2_REV1_DEVSPEED               (KS2_DEVICE_STATE_CTRL_BASE + 0xc98)
237 #define KS2_EFUSE_BOOTROM               (KS2_DEVICE_STATE_CTRL_BASE + 0xc90)
238 #define KS2_MISC_CTRL                   (KS2_DEVICE_STATE_CTRL_BASE + 0xc7c)
239
240 /* Queue manager */
241 #ifdef CONFIG_SOC_K2G
242 #define KS2_QM_BASE_ADDRESS             0x040C0000
243 #define KS2_QM_CONF_BASE                0x04040000
244 #define KS2_QM_DESC_SETUP_BASE          0x04080000
245 #define KS2_QM_STATUS_RAM_BASE          0x0 /* K2G doesn't have it */
246 #define KS2_QM_INTD_CONF_BASE           0x0
247 #define KS2_QM_PDSP1_CMD_BASE           0x0
248 #define KS2_QM_PDSP1_CTRL_BASE          0x0
249 #define KS2_QM_PDSP1_IRAM_BASE          0x0
250 #define KS2_QM_MANAGER_QUEUES_BASE      0x040c0000
251 #define KS2_QM_MANAGER_Q_PROXY_BASE     0x04040200
252 #define KS2_QM_QUEUE_STATUS_BASE        0x04100000
253 #define KS2_QM_LINK_RAM_BASE            0x04020000
254 #define KS2_QM_REGION_NUM               8
255 #define KS2_QM_QPOOL_NUM                112
256 #else
257 #define KS2_QM_BASE_ADDRESS             0x23a80000
258 #define KS2_QM_CONF_BASE                0x02a02000
259 #define KS2_QM_DESC_SETUP_BASE          0x02a03000
260 #define KS2_QM_STATUS_RAM_BASE          0x02a06000
261 #define KS2_QM_INTD_CONF_BASE           0x02a0c000
262 #define KS2_QM_PDSP1_CMD_BASE           0x02a20000
263 #define KS2_QM_PDSP1_CTRL_BASE          0x02a0f000
264 #define KS2_QM_PDSP1_IRAM_BASE          0x02a10000
265 #define KS2_QM_MANAGER_QUEUES_BASE      0x02a80000
266 #define KS2_QM_MANAGER_Q_PROXY_BASE     0x02ac0000
267 #define KS2_QM_QUEUE_STATUS_BASE        0x02a40000
268 #define KS2_QM_LINK_RAM_BASE            0x00100000
269 #define KS2_QM_REGION_NUM               64
270 #define KS2_QM_QPOOL_NUM                4000
271 #endif
272
273 /* USB */
274 #define KS2_USB_SS_BASE                 0x02680000
275 #define KS2_USB_HOST_XHCI_BASE          (KS2_USB_SS_BASE + 0x10000)
276 #define KS2_DEV_USB_PHY_BASE            0x02620738
277 #define KS2_USB_PHY_CFG_BASE            0x02630000
278
279 #define KS2_MAC_ID_BASE_ADDR            (KS2_DEVICE_STATE_CTRL_BASE + 0x110)
280
281 /* SGMII SerDes */
282 #define KS2_SGMII_SERDES_BASE           0x0232a000
283
284 /* JTAG ID register */
285 #define JTAGID_VARIANT_SHIFT    28
286 #define JTAGID_VARIANT_MASK     (0xf << 28)
287 #define JTAGID_PART_NUM_SHIFT   12
288 #define JTAGID_PART_NUM_MASK    (0xffff << 12)
289
290 /* PART NUMBER definitions */
291 #define CPU_66AK2Hx     0xb981
292 #define CPU_66AK2Ex     0xb9a6
293 #define CPU_66AK2Lx     0xb9a7
294 #define CPU_66AK2Gx     0xbb06
295
296 /* DEVSPEED register */
297 #define DEVSPEED_DEVSPEED_SHIFT 16
298 #define DEVSPEED_DEVSPEED_MASK  (0xfff << 16)
299 #define DEVSPEED_ARMSPEED_SHIFT 0
300 #define DEVSPEED_ARMSPEED_MASK  0xfff
301 #define DEVSPEED_NUMSPDS        12
302
303 #ifdef CONFIG_SOC_K2HK
304 #include <asm/arch/hardware-k2hk.h>
305 #endif
306
307 #ifdef CONFIG_SOC_K2E
308 #include <asm/arch/hardware-k2e.h>
309 #endif
310
311 #ifdef CONFIG_SOC_K2L
312 #include <asm/arch/hardware-k2l.h>
313 #endif
314
315 #ifdef CONFIG_SOC_K2G
316 #include <asm/arch/hardware-k2g.h>
317 #endif
318
319 #ifndef __ASSEMBLY__
320
321 static inline u16 get_part_number(void)
322 {
323         u32 jtag_id = __raw_readl(KS2_JTAG_ID_REG);
324
325         return (jtag_id & JTAGID_PART_NUM_MASK) >> JTAGID_PART_NUM_SHIFT;
326 }
327
328 static inline u8 cpu_is_k2hk(void)
329 {
330         return get_part_number() == CPU_66AK2Hx;
331 }
332
333 static inline u8 cpu_is_k2e(void)
334 {
335         return get_part_number() == CPU_66AK2Ex;
336 }
337
338 static inline u8 cpu_is_k2l(void)
339 {
340         return get_part_number() == CPU_66AK2Lx;
341 }
342
343 static inline u8 cpu_is_k2g(void)
344 {
345         return get_part_number() == CPU_66AK2Gx;
346 }
347
348 static inline u8 cpu_revision(void)
349 {
350         u32 jtag_id     = __raw_readl(KS2_JTAG_ID_REG);
351         u8 rev  = (jtag_id & JTAGID_VARIANT_MASK) >> JTAGID_VARIANT_SHIFT;
352
353         return rev;
354 }
355
356 int cpu_to_bus(u32 *ptr, u32 length);
357 void sdelay(unsigned long);
358
359 #endif
360
361 #endif /* __ASM_ARCH_HARDWARE_H */