dts: mtmips: update reset controller node for mt7628
authorWeijie Gao <weijie.gao@mediatek.com>
Wed, 25 Sep 2019 09:45:30 +0000 (17:45 +0800)
committerDaniel Schwierzeck <daniel.schwierzeck@gmail.com>
Fri, 25 Oct 2019 15:20:44 +0000 (17:20 +0200)
This patch updates reset controller node for mt7628

Signed-off-by: Weijie Gao <weijie.gao@mediatek.com>
arch/mips/dts/mt7628a.dtsi

index 44fbbd5b25f065d9b362483a6cce7fa694e8625a..b0e0ed7ec8896f6ecaebeac0bd19397d0e1dfd28 100644 (file)
@@ -1,5 +1,6 @@
 // SPDX-License-Identifier: GPL-2.0
 #include <dt-bindings/clock/mt7628-clk.h>
+#include <dt-bindings/reset/mt7628-reset.h>
 
 / {
        #address-cells = <1>;
                };
        };
 
-       resetc: reset-controller {
-               compatible = "ralink,rt2880-reset";
-               #reset-cells = <1>;
-       };
-
        cpuintc: interrupt-controller {
                #address-cells = <0>;
                #interrupt-cells = <1>;
                        u-boot,dm-pre-reloc;
                };
 
+               rstctrl: rstctrl@0x34 {
+                       reg = <0x34 0x4>;
+                       compatible = "mediatek,mtmips-reset";
+                       #reset-cells = <1>;
+               };
+
                pinctrl: pinctrl@60 {
                        compatible = "mediatek,mt7628-pinctrl";
                        reg = <0x3c 0x2c>, <0x1300 0x100>;
                        compatible = "ralink,mt7628a-wdt", "mediatek,mt7621-wdt";
                        reg = <0x100 0x30>;
 
-                       resets = <&resetc 8>;
+                       resets = <&rstctrl MT7628_TIMER_RST>;
                        reset-names = "wdt";
 
                        interrupt-parent = <&intc>;
                        interrupt-controller;
                        #interrupt-cells = <1>;
 
-                       resets = <&resetc 9>;
+                       resets = <&rstctrl MT7628_INT_RST>;
                        reset-names = "intc";
 
                        interrupt-parent = <&cpuintc>;
                        compatible = "mtk,mt7628-gpio", "mtk,mt7621-gpio";
                        reg = <0x600 0x100>;
 
+                       resets = <&rstctrl MT7628_PIO_RST>;
+                       reset-names = "pio";
+
                        interrupt-parent = <&intc>;
                        interrupts = <6>;
 
                spi0: spi@b00 {
                        compatible = "ralink,mt7621-spi";
                        reg = <0xb00 0x40>;
+
+                       resets = <&rstctrl MT7628_SPI_RST>;
+                       reset-names = "spi";
+
                        #address-cells = <1>;
                        #size-cells = <0>;
 
 
                        clocks = <&clkctrl CLK_UART0>;
 
-                       resets = <&resetc 12>;
+                       resets = <&rstctrl MT7628_UART0_RST>;
                        reset-names = "uart0";
 
                        interrupt-parent = <&intc>;
 
                        clocks = <&clkctrl CLK_UART1>;
 
-                       resets = <&resetc 19>;
+                       resets = <&rstctrl MT7628_UART1_RST>;
                        reset-names = "uart1";
 
                        interrupt-parent = <&intc>;
 
                        clocks = <&clkctrl CLK_UART2>;
 
-                       resets = <&resetc 20>;
+                       resets = <&rstctrl MT7628_UART2_RST>;
                        reset-names = "uart2";
 
                        interrupt-parent = <&intc>;
                reg = <0x10100000 0x10000
                       0x10110000 0x8000>;
 
+               resets = <&rstctrl MT7628_EPHY_RST>;
+               reset-names = "ephy";
+
                syscon = <&sysc>;
        };
 
 
                ralink,sysctl = <&sysc>;
 
-               resets = <&resetc 22 &resetc 25>;
-               reset-names = "host", "device";
+               resets = <&rstctrl MT7628_UPHY_RST>;
+               reset-names = "phy";
 
                clocks = <&clkctrl CLK_UPHY>;
                clock-names = "cg";