phy: atheros: Use common functions for RGMII internal delays
authorVladimir Oltean <vladimir.oltean@nxp.com>
Wed, 6 May 2020 22:11:49 +0000 (00:11 +0200)
committerTom Rini <trini@konsulko.com>
Thu, 7 May 2020 15:05:00 +0000 (11:05 -0400)
Signed-off-by: Vladimir Oltean <vladimir.oltean@nxp.com>
Acked-by: Joe Hershberger <joe.hershberger@ni.com>
drivers/net/phy/atheros.c

index 537c1a91251896da1931b2c7a8109a5cdba4e1de..c0c2b4db3964a624c14d37f877bfc1982e7ff8f0 100644 (file)
 #define AR803x_PHY_DEBUG_DATA_REG      0x1e
 
 #define AR803x_DEBUG_REG_5             0x5
-#define AR803x_RGMII_TX_CLK_DLY                0x100
+#define AR803x_RGMII_TX_CLK_DLY                BIT(8)
 
 #define AR803x_DEBUG_REG_0             0x0
-#define AR803x_RGMII_RX_CLK_DLY                0x8000
+#define AR803x_RGMII_RX_CLK_DLY                BIT(15)
+
+static void ar803x_enable_rx_delay(struct phy_device *phydev, bool on)
+{
+       int regval;
+
+       phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_ADDR_REG,
+                 AR803x_DEBUG_REG_0);
+       regval = phy_read(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_DATA_REG);
+       if (on)
+               regval |= AR803x_RGMII_RX_CLK_DLY;
+       else
+               regval &= ~AR803x_RGMII_RX_CLK_DLY;
+       phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_DATA_REG, regval);
+}
+
+static void ar803x_enable_tx_delay(struct phy_device *phydev, bool on)
+{
+       int regval;
+
+       phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_ADDR_REG,
+                 AR803x_DEBUG_REG_5);
+       regval = phy_read(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_DATA_REG);
+       if (on)
+               regval |= AR803x_RGMII_TX_CLK_DLY;
+       else
+               regval &= ~AR803x_RGMII_TX_CLK_DLY;
+       phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_DATA_REG, regval);
+}
 
 static int ar8021_config(struct phy_device *phydev)
 {
        phy_write(phydev, MDIO_DEVAD_NONE, 0x00, 0x1200);
-       phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05);
-       phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x3D47);
+       phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_ADDR_REG,
+                 AR803x_DEBUG_REG_5);
+       phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_DATA_REG, 0x3D47);
 
        phydev->supported = phydev->drv->features;
        return 0;
@@ -30,20 +59,12 @@ static int ar8021_config(struct phy_device *phydev)
 static int ar8031_config(struct phy_device *phydev)
 {
        if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID ||
-           phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
-               phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_ADDR_REG,
-                         AR803x_DEBUG_REG_5);
-               phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_DATA_REG,
-                         AR803x_RGMII_TX_CLK_DLY);
-       }
+           phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
+               ar803x_enable_tx_delay(phydev, true);
 
        if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID ||
-           phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
-               phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_ADDR_REG,
-                         AR803x_DEBUG_REG_0);
-               phy_write(phydev, MDIO_DEVAD_NONE, AR803x_PHY_DEBUG_DATA_REG,
-                         AR803x_RGMII_RX_CLK_DLY);
-       }
+           phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
+               ar803x_enable_rx_delay(phydev, true);
 
        phydev->supported = phydev->drv->features;
 
@@ -64,20 +85,12 @@ static int ar8035_config(struct phy_device *phydev)
        phy_write(phydev, MDIO_DEVAD_NONE, 0xe, (regval|0x0018));
 
        if ((phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
-           (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
-               /* select debug reg 5 */
-               phy_write(phydev, MDIO_DEVAD_NONE, 0x1D, 0x5);
-               /* enable tx delay */
-               phy_write(phydev, MDIO_DEVAD_NONE, 0x1E, 0x0100);
-       }
+           (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID))
+               ar803x_enable_tx_delay(phydev, true);
 
        if ((phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
-           (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)) {
-               /* select debug reg 0 */
-               phy_write(phydev, MDIO_DEVAD_NONE, 0x1D, 0x0);
-               /* enable rx delay */
-               phy_write(phydev, MDIO_DEVAD_NONE, 0x1E, 0x8000);
-       }
+           (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID))
+               ar803x_enable_rx_delay(phydev, true);
 
        phydev->supported = phydev->drv->features;