x86: ivybridge: Drop XHCI support
authorSimon Glass <sjg@chromium.org>
Sun, 17 Jan 2016 23:11:56 +0000 (16:11 -0700)
committerBin Meng <bmeng.cn@gmail.com>
Sun, 24 Jan 2016 04:09:42 +0000 (12:09 +0800)
This is not used on link which is the only ivybridge board. Drop this code.

Signed-off-by: Simon Glass <sjg@chromium.org>
Reviewed-by: Bin Meng <bmeng.cn@gmail.com>
arch/x86/cpu/ivybridge/Makefile
arch/x86/cpu/ivybridge/usb_xhci.c [deleted file]
arch/x86/include/asm/arch-ivybridge/bd82x6x.h

index ac41853e212ebc698380fbc63702df547e7653c7..45ef14187ea73cd30bfd6f856ca8fa565ec7c2b0 100644 (file)
@@ -17,4 +17,3 @@ obj-y += northbridge.o
 obj-y += report_platform.o
 obj-y += sata.o
 obj-y += sdram.o
-obj-y += usb_xhci.o
diff --git a/arch/x86/cpu/ivybridge/usb_xhci.c b/arch/x86/cpu/ivybridge/usb_xhci.c
deleted file mode 100644 (file)
index f77b804..0000000
+++ /dev/null
@@ -1,32 +0,0 @@
-/*
- * From Coreboot
- * Copyright (C) 2008-2009 coresystems GmbH
- *
- * SPDX-License-Identifier:    GPL-2.0
- */
-
-#include <common.h>
-#include <asm/pci.h>
-#include <asm/arch/pch.h>
-
-void bd82x6x_usb_xhci_init(pci_dev_t dev)
-{
-       u32 reg32;
-
-       debug("XHCI: Setting up controller.. ");
-
-       /* lock overcurrent map */
-       reg32 = x86_pci_read_config32(dev, 0x44);
-       reg32 |= 1;
-       x86_pci_write_config32(dev, 0x44, reg32);
-
-       /* Enable clock gating */
-       reg32 = x86_pci_read_config32(dev, 0x40);
-       reg32 &= ~((1 << 20) | (1 << 21));
-       reg32 |= (1 << 19) | (1 << 18) | (1 << 17);
-       reg32 |= (1 << 10) | (1 << 9) | (1 << 8);
-       reg32 |= (1 << 31); /* lock */
-       x86_pci_write_config32(dev, 0x40, reg32);
-
-       debug("done.\n");
-}
index 5959717b322749febdd861f3300a44f440d5134a..2607da63ea2311a624dc8cf4af01017e855f5f33 100644 (file)
@@ -7,7 +7,6 @@
 #ifndef _ASM_ARCH_BD82X6X_H
 #define _ASM_ARCH_BD82X6X_H
 
-void bd82x6x_usb_xhci_init(pci_dev_t dev);
 int gma_func0_init(struct udevice *dev, const void *blob, int node);
 
 #endif