arm: dts: socfpga: cyclone5: Update i2c-scl-falling-time-ns
authorLey Foon Tan <ley.foon.tan@intel.com>
Wed, 10 Jun 2020 05:24:16 +0000 (13:24 +0800)
committerMarek Vasut <marex@denx.de>
Sun, 14 Jun 2020 11:37:31 +0000 (13:37 +0200)
Commit e71b6f6622d6 ("i2c: designware_i2c: Rewrite timing calculation")
change the hcnt and lcnt timing calculation. New timing calculation is
based on calculation from Designware i2c databook.

After this new timing calculation, hcnt will have negative value
with i2c-scl-falling-time-ns 5000 that set in socfpga_cyclone5_socdk.dts.

This patch overwrite i2c-scl-falling-time-ns to 300ns (default SCL fall
time used in Designware i2c driver) for Uboot.

Before the fix:
=> i2c dev 0
Setting bus to 0
Failure changing bus number (-22)

After the fix:
=> i2c dev 0
Setting bus to 0
=> i2c probe
Valid chip addresses: 17 51 55 5B 5C 5E 66 68 70

Signed-off-by: Ley Foon Tan <ley.foon.tan@intel.com>
arch/arm/dts/socfpga_cyclone5_socdk-u-boot.dtsi

index 7d9874cafa0bc63d7c6ebad28fab9d5fceabe199..d24f621cd66952063c1fc7b1b9c09087bb09fd2a 100644 (file)
@@ -68,3 +68,7 @@
 &portc {
        bank-name = "portc";
 };
+
+&i2c0 {
+       i2c-scl-falling-time-ns = <300>;
+};