armv8: lsch3: Add support of serdes3 module
authorPriyanka Jain <priyanka.jain@nxp.com>
Thu, 27 Sep 2018 05:02:05 +0000 (10:32 +0530)
committerYork Sun <york.sun@nxp.com>
Thu, 6 Dec 2018 22:37:19 +0000 (14:37 -0800)
Some lsch3 based SoCs like lx2160a contains three
serdes modules.
Add support for third serdes protocol in lsch3

Signed-off-by: Priyanka Jain <priyanka.jain@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
arch/arm/cpu/armv8/fsl-layerscape/Kconfig
arch/arm/cpu/armv8/fsl-layerscape/fsl_lsch3_serdes.c
arch/arm/include/asm/arch-fsl-layerscape/fsl_serdes.h

index 1872c66dcd6d09fe7f551c622b22307cdfd2d83e..2d1946ca7053cefb567ec2d868a317c8837ffc0e 100644 (file)
@@ -348,6 +348,9 @@ config SYS_FSL_SRDS_1
 config SYS_FSL_SRDS_2
        bool
 
+config SYS_NXP_SRDS_3
+       bool
+
 config SYS_HAS_SERDES
        bool
 
index 2bef841194b2e51a820256bbcf129b0cf3c22c8a..bb50e3d5a736ed4ba3bb32d51a96da8298094bd8 100644 (file)
@@ -1,5 +1,6 @@
 // SPDX-License-Identifier: GPL-2.0+
 /*
+ * Copyright 2016-2018 NXP
  * Copyright 2014-2015 Freescale Semiconductor, Inc.
  */
 
@@ -16,6 +17,9 @@ static u8 serdes1_prtcl_map[SERDES_PRCTL_COUNT];
 #ifdef CONFIG_SYS_FSL_SRDS_2
 static u8 serdes2_prtcl_map[SERDES_PRCTL_COUNT];
 #endif
+#ifdef CONFIG_SYS_NXP_SRDS_3
+static u8 serdes3_prtcl_map[SERDES_PRCTL_COUNT];
+#endif
 
 #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
 int xfi_dpmac[XFI8 + 1];
@@ -57,6 +61,12 @@ int is_serdes_configured(enum srds_prtcl device)
 
        ret |= serdes2_prtcl_map[device];
 #endif
+#ifdef CONFIG_SYS_NXP_SRDS_3
+       if (!serdes3_prtcl_map[NONE])
+               fsl_serdes_init();
+
+       ret |= serdes3_prtcl_map[device];
+#endif
 
        return !!ret;
 }
@@ -81,6 +91,13 @@ int serdes_get_first_lane(u32 sd, enum srds_prtcl device)
                cfg &= FSL_CHASSIS3_SRDS2_PRTCL_MASK;
                cfg >>= FSL_CHASSIS3_SRDS2_PRTCL_SHIFT;
                break;
+#endif
+#ifdef CONFIG_SYS_NXP_SRDS_3
+       case NXP_SRDS_3:
+               cfg = gur_in32(&gur->rcwsr[FSL_CHASSIS3_SRDS3_REGSR - 1]);
+               cfg &= FSL_CHASSIS3_SRDS3_PRTCL_MASK;
+               cfg >>= FSL_CHASSIS3_SRDS3_PRTCL_SHIFT;
+               break;
 #endif
        default:
                printf("invalid SerDes%d\n", sd);
@@ -200,6 +217,12 @@ struct serdes_prctl_info srds_prctl_info[] = {
         .mask = FSL_CHASSIS3_SRDS2_PRTCL_MASK,
         .shift = FSL_CHASSIS3_SRDS2_PRTCL_SHIFT
        },
+#endif
+#ifdef CONFIG_SYS_NXP_SRDS_3
+       {.id = 3,
+        .mask = FSL_CHASSIS3_SRDS3_PRTCL_MASK,
+        .shift = FSL_CHASSIS3_SRDS3_PRTCL_SHIFT
+       },
 #endif
        {} /* NULL ENTRY */
 };
@@ -340,6 +363,11 @@ int setup_serdes_volt(u32 svdd)
        struct ccsr_serdes __iomem *serdes2_base =
                        (void *)(CONFIG_SYS_FSL_LSCH3_SERDES_ADDR + 0x10000);
        u32 cfg_rcwsrds2 = gur_in32(&gur->rcwsr[FSL_CHASSIS3_SRDS2_REGSR - 1]);
+#endif
+#ifdef CONFIG_SYS_NXP_SRDS_3
+       struct ccsr_serdes __iomem *serdes3_base =
+                       (void *)(CONFIG_SYS_FSL_LSCH3_SERDES_ADDR + 0x20000);
+       u32 cfg_rcwsrds3 = gur_in32(&gur->rcwsr[FSL_CHASSIS3_SRDS3_REGSR - 1]);
 #endif
        u32 cfg_tmp;
        int svdd_cur, svdd_tar;
@@ -370,6 +398,9 @@ int setup_serdes_volt(u32 svdd)
 #ifdef CONFIG_SYS_FSL_SRDS_2
        do_enabled_lanes_reset(2, cfg_rcwsrds2, serdes2_base, false);
 #endif
+#ifdef CONFIG_SYS_NXP_SRDS_3
+       do_enabled_lanes_reset(3, cfg_rcwsrds3, serdes3_base, false);
+#endif
 
        /* Put the all enabled PLL in reset */
 #ifdef CONFIG_SYS_FSL_SRDS_1
@@ -383,6 +414,12 @@ int setup_serdes_volt(u32 svdd)
        do_pll_reset(cfg_tmp, serdes2_base);
 #endif
 
+#ifdef CONFIG_SYS_NXP_SRDS_3
+       cfg_tmp = cfg_rcwsrds3 & 0x30;
+       cfg_tmp >>= 4;
+       do_pll_reset(cfg_tmp, serdes3_base);
+#endif
+
        /* Put the Rx/Tx calibration into reset */
 #ifdef CONFIG_SYS_FSL_SRDS_1
        do_rx_tx_cal_reset(serdes1_base);
@@ -392,6 +429,10 @@ int setup_serdes_volt(u32 svdd)
        do_rx_tx_cal_reset(serdes2_base);
 #endif
 
+#ifdef CONFIG_SYS_NXP_SRDS_3
+       do_rx_tx_cal_reset(serdes3_base);
+#endif
+
        ret = set_serdes_volt(svdd);
        if (ret < 0) {
                printf("could not change SVDD\n");
@@ -408,6 +449,11 @@ int setup_serdes_volt(u32 svdd)
        cfg_tmp >>= 2;
        do_serdes_enable(cfg_tmp, serdes2_base);
 #endif
+#ifdef CONFIG_SYS_NXP_SRDS_3
+       cfg_tmp = cfg_rcwsrds3 & 0x30;
+       cfg_tmp >>= 4;
+       do_serdes_enable(cfg_tmp, serdes3_base);
+#endif
 
        /* Wait for at at least 625us, ensure the PLLs being reset are locked */
        udelay(800);
@@ -422,6 +468,13 @@ int setup_serdes_volt(u32 svdd)
        cfg_tmp >>= 2;
        do_pll_lock(cfg_tmp, serdes2_base);
 #endif
+
+#ifdef CONFIG_SYS_NXP_SRDS_3
+       cfg_tmp = cfg_rcwsrds3 & 0x30;
+       cfg_tmp >>= 4;
+       do_pll_lock(cfg_tmp, serdes3_base);
+#endif
+
        /* Take the all enabled lanes out of reset */
 #ifdef CONFIG_SYS_FSL_SRDS_1
        do_enabled_lanes_reset(1, cfg_rcwsrds1, serdes1_base, true);
@@ -430,6 +483,10 @@ int setup_serdes_volt(u32 svdd)
        do_enabled_lanes_reset(2, cfg_rcwsrds2, serdes2_base, true);
 #endif
 
+#ifdef CONFIG_SYS_NXP_SRDS_3
+       do_enabled_lanes_reset(3, cfg_rcwsrds3, serdes3_base, true);
+#endif
+
        /* For each PLL being reset, and achieved PLL lock set RST_DONE */
 #ifdef CONFIG_SYS_FSL_SRDS_1
        cfg_tmp = cfg_rcwsrds1 & 0x3;
@@ -441,6 +498,12 @@ int setup_serdes_volt(u32 svdd)
        do_pll_reset_done(cfg_tmp, serdes2_base);
 #endif
 
+#ifdef CONFIG_SYS_NXP_SRDS_3
+       cfg_tmp = cfg_rcwsrds3 & 0x30;
+       cfg_tmp >>= 4;
+       do_pll_reset_done(cfg_tmp, serdes3_base);
+#endif
+
        return ret;
 }
 
@@ -472,4 +535,12 @@ void fsl_serdes_init(void)
                    FSL_CHASSIS3_SRDS2_PRTCL_SHIFT,
                    serdes2_prtcl_map);
 #endif
+#ifdef CONFIG_SYS_NXP_SRDS_3
+       serdes_init(NXP_SRDS_3,
+                   CONFIG_SYS_FSL_LSCH3_SERDES_ADDR + NXP_SRDS_3 * 0x10000,
+                   FSL_CHASSIS3_SRDS3_REGSR,
+                   FSL_CHASSIS3_SRDS3_PRTCL_MASK,
+                   FSL_CHASSIS3_SRDS3_PRTCL_SHIFT,
+                   serdes3_prtcl_map);
+#endif
 }
index 69810769f7561804b8c6508b013b6c0cc011abe3..c041a3173dc34e0f697ae19bdd1d62743004375b 100644 (file)
@@ -1,5 +1,6 @@
 /* SPDX-License-Identifier: GPL-2.0+ */
 /*
+ * Copyright 2018 NXP
  * Copyright 2015 Freescale Semiconductor, Inc.
  */
 
@@ -57,6 +58,7 @@ enum srds_prtcl {
 enum srds {
        FSL_SRDS_1  = 0,
        FSL_SRDS_2  = 1,
+       NXP_SRDS_3  = 2,
 };
 #elif defined(CONFIG_FSL_LSCH2)
 enum srds_prtcl {