clk: sunxi: Implement UART clocks
authorJagan Teki <jagan@amarulasolutions.com>
Sun, 30 Dec 2018 15:59:24 +0000 (21:29 +0530)
committerJagan Teki <jagan@amarulasolutions.com>
Fri, 18 Jan 2019 16:49:09 +0000 (22:19 +0530)
Implement UART clocks for all Allwinner SoC
clock drivers via ccu clock gate table.

Signed-off-by: Jagan Teki <jagan@amarulasolutions.com>
Reviewed-by: Andre Przywara <andre.przywara@arm.com>
drivers/clk/sunxi/clk_a10.c
drivers/clk/sunxi/clk_a10s.c
drivers/clk/sunxi/clk_a23.c
drivers/clk/sunxi/clk_a31.c
drivers/clk/sunxi/clk_a64.c
drivers/clk/sunxi/clk_a83t.c
drivers/clk/sunxi/clk_h3.c
drivers/clk/sunxi/clk_r40.c
drivers/clk/sunxi/clk_v3s.c

index a8a7b7d41e3f17773d11f44df07fb863d11f7d0f..b00f51af8b44baae733272fb6239630b1a255f27 100644 (file)
@@ -19,6 +19,15 @@ static struct ccu_clk_gate a10_gates[] = {
        [CLK_AHB_EHCI1]         = GATE(0x060, BIT(3)),
        [CLK_AHB_OHCI1]         = GATE(0x060, BIT(4)),
 
+       [CLK_APB1_UART0]        = GATE(0x06c, BIT(16)),
+       [CLK_APB1_UART1]        = GATE(0x06c, BIT(17)),
+       [CLK_APB1_UART2]        = GATE(0x06c, BIT(18)),
+       [CLK_APB1_UART3]        = GATE(0x06c, BIT(19)),
+       [CLK_APB1_UART4]        = GATE(0x06c, BIT(20)),
+       [CLK_APB1_UART5]        = GATE(0x06c, BIT(21)),
+       [CLK_APB1_UART6]        = GATE(0x06c, BIT(22)),
+       [CLK_APB1_UART7]        = GATE(0x06c, BIT(23)),
+
        [CLK_USB_OHCI0]         = GATE(0x0cc, BIT(6)),
        [CLK_USB_OHCI1]         = GATE(0x0cc, BIT(7)),
        [CLK_USB_PHY]           = GATE(0x0cc, BIT(8)),
index bf91018fc245f448e9f3a5088f60ecac4ff28672..aa904ce067246ef4dd1604660996eea7616c5e3c 100644 (file)
@@ -17,6 +17,11 @@ static struct ccu_clk_gate a10s_gates[] = {
        [CLK_AHB_EHCI]          = GATE(0x060, BIT(1)),
        [CLK_AHB_OHCI]          = GATE(0x060, BIT(2)),
 
+       [CLK_APB1_UART0]        = GATE(0x06c, BIT(16)),
+       [CLK_APB1_UART1]        = GATE(0x06c, BIT(17)),
+       [CLK_APB1_UART2]        = GATE(0x06c, BIT(18)),
+       [CLK_APB1_UART3]        = GATE(0x06c, BIT(19)),
+
        [CLK_USB_OHCI]          = GATE(0x0cc, BIT(6)),
        [CLK_USB_PHY0]          = GATE(0x0cc, BIT(8)),
        [CLK_USB_PHY1]          = GATE(0x0cc, BIT(9)),
index 2a504ebdad9507f810e77749475603a9d8911ee8..ebe8d0002c342c7b8ad465eaacd8c2e0e26fc891 100644 (file)
@@ -17,6 +17,12 @@ static struct ccu_clk_gate a23_gates[] = {
        [CLK_BUS_EHCI]          = GATE(0x060, BIT(26)),
        [CLK_BUS_OHCI]          = GATE(0x060, BIT(29)),
 
+       [CLK_BUS_UART0]         = GATE(0x06c, BIT(16)),
+       [CLK_BUS_UART1]         = GATE(0x06c, BIT(17)),
+       [CLK_BUS_UART2]         = GATE(0x06c, BIT(18)),
+       [CLK_BUS_UART3]         = GATE(0x06c, BIT(19)),
+       [CLK_BUS_UART4]         = GATE(0x06c, BIT(20)),
+
        [CLK_USB_PHY0]          = GATE(0x0cc, BIT(8)),
        [CLK_USB_PHY1]          = GATE(0x0cc, BIT(9)),
        [CLK_USB_HSIC]          = GATE(0x0cc, BIT(10)),
index 723d17dff2d47ca0cf95ea24438f6cea01102185..145df5c19fb0d62a8ced7a6bc56c48ea0ff27f61 100644 (file)
@@ -20,6 +20,13 @@ static struct ccu_clk_gate a31_gates[] = {
        [CLK_AHB1_OHCI1]        = GATE(0x060, BIT(30)),
        [CLK_AHB1_OHCI2]        = GATE(0x060, BIT(31)),
 
+       [CLK_APB2_UART0]        = GATE(0x06c, BIT(16)),
+       [CLK_APB2_UART1]        = GATE(0x06c, BIT(17)),
+       [CLK_APB2_UART2]        = GATE(0x06c, BIT(18)),
+       [CLK_APB2_UART3]        = GATE(0x06c, BIT(19)),
+       [CLK_APB2_UART4]        = GATE(0x06c, BIT(20)),
+       [CLK_APB2_UART5]        = GATE(0x06c, BIT(21)),
+
        [CLK_USB_PHY0]          = GATE(0x0cc, BIT(8)),
        [CLK_USB_PHY1]          = GATE(0x0cc, BIT(9)),
        [CLK_USB_PHY2]          = GATE(0x0cc, BIT(10)),
index eb0a45d97ff145a713732c1fc5bc677f43a06356..63424a9e2db872810f4f43af5adcc93eae358a06 100644 (file)
@@ -19,6 +19,12 @@ static const struct ccu_clk_gate a64_gates[] = {
        [CLK_BUS_OHCI0]         = GATE(0x060, BIT(28)),
        [CLK_BUS_OHCI1]         = GATE(0x060, BIT(29)),
 
+       [CLK_BUS_UART0]         = GATE(0x06c, BIT(16)),
+       [CLK_BUS_UART1]         = GATE(0x06c, BIT(17)),
+       [CLK_BUS_UART2]         = GATE(0x06c, BIT(18)),
+       [CLK_BUS_UART3]         = GATE(0x06c, BIT(19)),
+       [CLK_BUS_UART4]         = GATE(0x06c, BIT(20)),
+
        [CLK_USB_PHY0]          = GATE(0x0cc, BIT(8)),
        [CLK_USB_PHY1]          = GATE(0x0cc, BIT(9)),
        [CLK_USB_HSIC]          = GATE(0x0cc, BIT(10)),
index 3160f7f7006d80039d941c96352e77f1a6cc5ab9..76099fd15449c64aebfd0b533e3214296f88ddc5 100644 (file)
@@ -18,6 +18,12 @@ static struct ccu_clk_gate a83t_gates[] = {
        [CLK_BUS_EHCI1]         = GATE(0x060, BIT(27)),
        [CLK_BUS_OHCI0]         = GATE(0x060, BIT(29)),
 
+       [CLK_BUS_UART0]         = GATE(0x06c, BIT(16)),
+       [CLK_BUS_UART1]         = GATE(0x06c, BIT(17)),
+       [CLK_BUS_UART2]         = GATE(0x06c, BIT(18)),
+       [CLK_BUS_UART3]         = GATE(0x06c, BIT(19)),
+       [CLK_BUS_UART4]         = GATE(0x06c, BIT(20)),
+
        [CLK_USB_PHY0]          = GATE(0x0cc, BIT(8)),
        [CLK_USB_PHY1]          = GATE(0x0cc, BIT(9)),
        [CLK_USB_HSIC]          = GATE(0x0cc, BIT(10)),
index 9ee5c33b87481745c281b56183d2dc24a17db007..69c2aa34a3d2e11d842398e6ba34f3250fa1cb10 100644 (file)
@@ -23,6 +23,11 @@ static struct ccu_clk_gate h3_gates[] = {
        [CLK_BUS_OHCI2]         = GATE(0x060, BIT(30)),
        [CLK_BUS_OHCI3]         = GATE(0x060, BIT(31)),
 
+       [CLK_BUS_UART0]         = GATE(0x06c, BIT(16)),
+       [CLK_BUS_UART1]         = GATE(0x06c, BIT(17)),
+       [CLK_BUS_UART2]         = GATE(0x06c, BIT(18)),
+       [CLK_BUS_UART3]         = GATE(0x06c, BIT(19)),
+
        [CLK_USB_PHY0]          = GATE(0x0cc, BIT(8)),
        [CLK_USB_PHY1]          = GATE(0x0cc, BIT(9)),
        [CLK_USB_PHY2]          = GATE(0x0cc, BIT(10)),
index cdf54da027b6a0d17935aa4c0d8e6fbf390eece2..9a632b2603fc187b16f52a3241510c8cd93a7f2f 100644 (file)
@@ -21,6 +21,15 @@ static struct ccu_clk_gate r40_gates[] = {
        [CLK_BUS_OHCI1]         = GATE(0x060, BIT(30)),
        [CLK_BUS_OHCI2]         = GATE(0x060, BIT(31)),
 
+       [CLK_BUS_UART0]         = GATE(0x06c, BIT(16)),
+       [CLK_BUS_UART1]         = GATE(0x06c, BIT(17)),
+       [CLK_BUS_UART2]         = GATE(0x06c, BIT(18)),
+       [CLK_BUS_UART3]         = GATE(0x06c, BIT(19)),
+       [CLK_BUS_UART4]         = GATE(0x06c, BIT(20)),
+       [CLK_BUS_UART5]         = GATE(0x06c, BIT(21)),
+       [CLK_BUS_UART6]         = GATE(0x06c, BIT(22)),
+       [CLK_BUS_UART7]         = GATE(0x06c, BIT(23)),
+
        [CLK_USB_PHY0]          = GATE(0x0cc, BIT(8)),
        [CLK_USB_PHY1]          = GATE(0x0cc, BIT(9)),
        [CLK_USB_PHY2]          = GATE(0x0cc, BIT(10)),
index 623b1601d49dd0799b4a2de26047142dd24fc329..a268786b2d808acf3f71bbd253ac6209da3a7eeb 100644 (file)
 static struct ccu_clk_gate v3s_gates[] = {
        [CLK_BUS_OTG]           = GATE(0x060, BIT(24)),
 
+       [CLK_BUS_UART0]         = GATE(0x06c, BIT(16)),
+       [CLK_BUS_UART1]         = GATE(0x06c, BIT(17)),
+       [CLK_BUS_UART2]         = GATE(0x06c, BIT(18)),
+
        [CLK_USB_PHY0]          = GATE(0x0cc, BIT(8)),
 };