armv8: ls1028a: Updated serdes configuration for 0x13BB
authorHou Zhiqiang <Zhiqiang.Hou@nxp.com>
Wed, 4 Sep 2019 06:25:44 +0000 (06:25 +0000)
committerPriyanka Jain <priyanka.jain@nxp.com>
Thu, 12 Sep 2019 10:45:42 +0000 (16:15 +0530)
In SerDes protocol 0x13BB, lane C was erroneously assigned
to PCIE1, this is now updated to PCIE2

Fixes: 36f50b75238e ("armv8: ls1028a: Add other serdes
     protocal support")

Signed-off-by: Hou Zhiqiang <Zhiqiang.Hou@nxp.com>
Reviewed-by: Priyanka Jain <priyanka.jain@nxp.com>
arch/arm/cpu/armv8/fsl-layerscape/ls1028a_serdes.c

index 5835a3a69eaaeafd59497ad820c80fab063078c2..313f3f1e8ab3a167aec2e2d4cd754bb433b59bae 100644 (file)
@@ -24,7 +24,7 @@ static struct serdes_config serdes1_cfg_tbl[] = {
        {0xDDDD, {PCIE1, PCIE1, PCIE1, PCIE1} },
        {0xE031, {SXGMII1, QXGMII2, NONE, SATA1} },
        {0xB991, {SXGMII1, SGMII1, SGMII2, PCIE1} },
-       {0xBB31, {SXGMII1, QXGMII2, PCIE1, PCIE1} },
+       {0xBB31, {SXGMII1, QXGMII2, PCIE2, PCIE1} },
        {0xCC31, {SXGMII1, QXGMII2, PCIE2, PCIE2} },
        {0xBB51, {SXGMII1, QSGMII_B, PCIE2, PCIE1} },
        {0xBB38, {SGMII_T1, QXGMII2, PCIE2, PCIE1} },