Merge tag 'u-boot-imx-20191105' of https://gitlab.denx.de/u-boot/custodians/u-boot-imx
[oweals/u-boot.git] / arch / arm / dts / ls1021a.dtsi
index 434b9384f210be6d0917738045b4ec611d404089..e419d9c44fcb008fd39541857179a2d99dca5870 100644 (file)
@@ -1,12 +1,11 @@
+// SPDX-License-Identifier: GPL-2.0+
 /*
  * Freescale ls1021a SOC common device tree source
  *
  * Copyright 2013-2015 Freescale Semiconductor, Inc.
- *
- * SPDX-License-Identifier:    GPL-2.0+
  */
 
-#include "skeleton64.dtsi"
+#include "skeleton.dtsi"
 #include <dt-bindings/interrupt-controller/arm-gic.h>
 
 / {
@@ -58,8 +57,8 @@
 
        soc {
                compatible = "simple-bus";
-               #address-cells = <2>;
-               #size-cells = <2>;
+               #address-cells = <1>;
+               #size-cells = <1>;
                device_type = "soc";
                interrupt-parent = <&gic>;
                ranges;
                        compatible = "arm,cortex-a7-gic";
                        #interrupt-cells = <3>;
                        interrupt-controller;
-                       reg = <0x0 0x1401000 0x0 0x1000>,
-                             <0x0 0x1402000 0x0 0x1000>,
-                             <0x0 0x1404000 0x0 0x2000>,
-                             <0x0 0x1406000 0x0 0x2000>;
+                       reg = <0x1401000 0x1000>,
+                             <0x1402000 0x1000>,
+                             <0x1404000 0x2000>,
+                             <0x1406000 0x2000>;
                        interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
 
                };
 
                ifc: ifc@1530000 {
                        compatible = "fsl,ifc", "simple-bus";
-                       reg = <0x0 0x1530000 0x0 0x10000>;
+                       reg = <0x1530000 0x10000>;
                        interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
                };
 
                dcfg: dcfg@1ee0000 {
                        compatible = "fsl,ls1021a-dcfg", "syscon";
-                       reg = <0x0 0x1ee0000 0x0 0x10000>;
+                       reg = <0x1ee0000 0x10000>;
                        big-endian;
                };
 
                esdhc: esdhc@1560000 {
                        compatible = "fsl,esdhc";
-                       reg = <0x0 0x1560000 0x0 0x10000>;
+                       reg = <0x1560000 0x10000>;
                        interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
                        clock-frequency = <0>;
                        voltage-ranges = <1800 1800 3300 3300>;
                        sdhci,auto-cmd12;
                        big-endian;
                        bus-width = <4>;
-                       status = "disabled";
                };
 
                scfg: scfg@1570000 {
                        compatible = "fsl,ls1021a-scfg", "syscon";
-                       reg = <0x0 0x1570000 0x0 0x10000>;
+                       reg = <0x1570000 0x10000>;
                        big-endian;
                };
 
                clockgen: clocking@1ee1000 {
                        #address-cells = <1>;
                        #size-cells = <1>;
-                       ranges = <0x0 0x0 0x1ee1000 0x10000>;
+                       ranges = <0x0 0x1ee1000 0x10000>;
 
                        sysclk: sysclk {
                                compatible = "fixed-clock";
                        compatible = "fsl,vf610-dspi";
                        #address-cells = <1>;
                        #size-cells = <0>;
-                       reg = <0x0 0x2100000 0x0 0x10000>;
+                       reg = <0x2100000 0x10000>;
                        interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
                        clock-names = "dspi";
                        clocks = <&platform_clk 1>;
-                       spi-num-chipselects = <5>;
+                       num-cs = <6>;
                        big-endian;
                        status = "disabled";
                };
                        compatible = "fsl,vf610-dspi";
                        #address-cells = <1>;
                        #size-cells = <0>;
-                       reg = <0x0 0x2110000 0x0 0x10000>;
+                       reg = <0x2110000 0x10000>;
                        interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
                        clock-names = "dspi";
                        clocks = <&platform_clk 1>;
-                       spi-num-chipselects = <5>;
+                       num-cs = <6>;
+                       big-endian;
+                       status = "disabled";
+               };
+
+               qspi: quadspi@1550000 {
+                       compatible = "fsl,vf610-qspi";
+                       #address-cells = <1>;
+                       #size-cells = <0>;
+                       reg = <0x1550000 0x10000>,
+                               <0x40000000 0x4000000>;
+                       reg-names = "QuadSPI", "QuadSPI-memory";
+                       num-cs = <2>;
                        big-endian;
                        status = "disabled";
                };
                        compatible = "fsl,vf610-i2c";
                        #address-cells = <1>;
                        #size-cells = <0>;
-                       reg = <0x0 0x2180000 0x0 0x10000>;
+                       reg = <0x2180000 0x10000>;
                        interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
                        clock-names = "i2c";
                        clocks = <&platform_clk 1>;
                        compatible = "fsl,vf610-i2c";
                        #address-cells = <1>;
                        #size-cells = <0>;
-                       reg = <0x0 0x2190000 0x0 0x10000>;
+                       reg = <0x2190000 0x10000>;
                        interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
                        clock-names = "i2c";
                        clocks = <&platform_clk 1>;
                        compatible = "fsl,vf610-i2c";
                        #address-cells = <1>;
                        #size-cells = <0>;
-                       reg = <0x0 0x21a0000 0x0 0x10000>;
+                       reg = <0x21a0000 0x10000>;
                        interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
                        clock-names = "i2c";
                        clocks = <&platform_clk 1>;
 
                uart0: serial@21c0500 {
                        compatible = "fsl,16550-FIFO64", "ns16550a";
-                       reg = <0x0 0x21c0500 0x0 0x100>;
+                       reg = <0x21c0500 0x100>;
                        interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
-                       clock-frequency = <0>;
                        fifo-size = <15>;
                        status = "disabled";
                };
 
                uart1: serial@21c0600 {
                        compatible = "fsl,16550-FIFO64", "ns16550a";
-                       reg = <0x0 0x21c0600 0x0 0x100>;
+                       reg = <0x21c0600 0x100>;
                        interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
-                       clock-frequency = <0>;
                        fifo-size = <15>;
                        status = "disabled";
                };
 
                uart2: serial@21d0500 {
                        compatible = "fsl,16550-FIFO64", "ns16550a";
-                       reg = <0x0 0x21d0500 0x0 0x100>;
+                       reg = <0x21d0500 0x100>;
                        interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
-                       clock-frequency = <0>;
                        fifo-size = <15>;
                        status = "disabled";
                };
 
                uart3: serial@21d0600 {
                        compatible = "fsl,16550-FIFO64", "ns16550a";
-                       reg = <0x0 0x21d0600 0x0 0x100>;
+                       reg = <0x21d0600 0x100>;
                        interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
-                       clock-frequency = <0>;
                        fifo-size = <15>;
                        status = "disabled";
                };
 
                lpuart0: serial@2950000 {
                        compatible = "fsl,ls1021a-lpuart";
-                       reg = <0x0 0x2950000 0x0 0x1000>;
+                       reg = <0x2950000 0x1000>;
                        interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
                        clocks = <&sysclk>;
                        clock-names = "ipg";
 
                lpuart1: serial@2960000 {
                        compatible = "fsl,ls1021a-lpuart";
-                       reg = <0x0 0x2960000 0x0 0x1000>;
+                       reg = <0x2960000 0x1000>;
                        interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
                        clocks = <&platform_clk 1>;
                        clock-names = "ipg";
 
                lpuart2: serial@2970000 {
                        compatible = "fsl,ls1021a-lpuart";
-                       reg = <0x0 0x2970000 0x0 0x1000>;
+                       reg = <0x2970000 0x1000>;
                        interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
                        clocks = <&platform_clk 1>;
                        clock-names = "ipg";
 
                lpuart3: serial@2980000 {
                        compatible = "fsl,ls1021a-lpuart";
-                       reg = <0x0 0x2980000 0x0 0x1000>;
+                       reg = <0x2980000 0x1000>;
                        interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
                        clocks = <&platform_clk 1>;
                        clock-names = "ipg";
 
                lpuart4: serial@2990000 {
                        compatible = "fsl,ls1021a-lpuart";
-                       reg = <0x0 0x2990000 0x0 0x1000>;
+                       reg = <0x2990000 0x1000>;
                        interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
                        clocks = <&platform_clk 1>;
                        clock-names = "ipg";
 
                lpuart5: serial@29a0000 {
                        compatible = "fsl,ls1021a-lpuart";
-                       reg = <0x0 0x29a0000 0x0 0x1000>;
+                       reg = <0x29a0000 0x1000>;
                        interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
                        clocks = <&platform_clk 1>;
                        clock-names = "ipg";
 
                wdog0: watchdog@2ad0000 {
                        compatible = "fsl,imx21-wdt";
-                       reg = <0x0 0x2ad0000 0x0 0x10000>;
+                       reg = <0x2ad0000 0x10000>;
                        interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
                        clocks = <&platform_clk 1>;
                        clock-names = "wdog-en";
 
                sai1: sai@2b50000 {
                        compatible = "fsl,vf610-sai";
-                       reg = <0x0 0x2b50000 0x0 0x10000>;
+                       reg = <0x2b50000 0x10000>;
                        interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
                        clocks = <&platform_clk 1>;
                        clock-names = "sai";
 
                sai2: sai@2b60000 {
                        compatible = "fsl,vf610-sai";
-                       reg = <0x0 0x2b60000 0x0 0x10000>;
+                       reg = <0x2b60000 0x10000>;
                        interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
                        clocks = <&platform_clk 1>;
                        clock-names = "sai";
                edma0: edma@2c00000 {
                        #dma-cells = <2>;
                        compatible = "fsl,vf610-edma";
-                       reg = <0x0 0x2c00000 0x0 0x10000>,
-                             <0x0 0x2c10000 0x0 0x10000>,
-                             <0x0 0x2c20000 0x0 0x10000>;
+                       reg = <0x2c00000 0x10000>,
+                             <0x2c10000 0x10000>,
+                             <0x2c20000 0x10000>;
                        interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
                                     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
                        interrupt-names = "edma-tx", "edma-err";
                                 <&platform_clk 1>;
                };
 
+               enet0: ethernet@2d10000 {
+                       compatible = "fsl,etsec2";
+                       reg = <0x2d10000 0x1000>;
+                       status = "disabled";
+               };
+
+               enet1: ethernet@2d50000 {
+                       compatible = "fsl,etsec2";
+                       reg = <0x2d50000 0x1000>;
+                       status = "disabled";
+               };
+
+               enet2: ethernet@2d90000 {
+                       compatible = "fsl,etsec2";
+                       reg = <0x2d90000 0x1000>;
+                       status = "disabled";
+               };
+
                mdio0: mdio@2d24000 {
-                       compatible = "gianfar";
-                       device_type = "mdio";
+                       compatible = "fsl,etsec2-mdio";
+                       reg = <0x2d24000 0x4000>;
+                       #address-cells = <1>;
+                       #size-cells = <0>;
+               };
+
+               mdio1: mdio@2d64000 {
+                       compatible = "fsl,etsec2-mdio";
+                       reg = <0x2d64000 0x4000>;
                        #address-cells = <1>;
                        #size-cells = <0>;
-                       reg = <0x0 0x2d24000 0x0 0x4000>;
                };
 
                usb@8600000 {
                        compatible = "fsl-usb2-dr-v2.5", "fsl-usb2-dr";
-                       reg = <0x0 0x8600000 0x0 0x1000>;
+                       reg = <0x8600000 0x1000>;
                        interrupts = <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>;
                        dr_mode = "host";
                        phy_type = "ulpi";
                };
 
                usb3@3100000 {
-                       compatible = "snps,dwc3";
-                       reg = <0x0 0x3100000 0x0 0x10000>;
+                       compatible = "fsl,layerscape-dwc3";
+                       reg = <0x3100000 0x10000>;
                        interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
                        dr_mode = "host";
                };
+
+               pcie@3400000 {
+                       compatible = "fsl,ls-pcie", "snps,dw-pcie";
+                       reg = <0x03400000 0x20000   /* dbi registers */
+                              0x01570000 0x10000   /* pf controls registers */
+                              0x24000000 0x20000>; /* configuration space */
+                       reg-names = "dbi", "ctrl", "config";
+                       big-endian;
+                       #address-cells = <3>;
+                       #size-cells = <2>;
+                       device_type = "pci";
+                       bus-range = <0x0 0xff>;
+                       ranges = <0x81000000 0x0 0x00000000 0x24020000 0x0 0x00010000   /* downstream I/O */
+                                 0x82000000 0x0 0x28000000 0x28000000 0x0 0x08000000>; /* non-prefetchable memory */
+               };
+
+               pcie@3500000 {
+                       compatible = "fsl,ls-pcie", "snps,dw-pcie";
+                       reg = <0x03500000 0x10000    /* dbi registers */
+                              0x01570000 0x10000    /* pf controls registers */
+                              0x34000000 0x20000>;  /* configuration space */
+                       reg-names = "dbi", "ctrl", "config";
+                       big-endian;
+                       #address-cells = <3>;
+                       #size-cells = <2>;
+                       device_type = "pci";
+                       num-lanes = <2>;
+                       bus-range = <0x0 0xff>;
+                       ranges = <0x81000000 0x0 0x00000000 0x34020000 0x0 0x00010000   /* downstream I/O */
+                                 0x82000000 0x0 0x38000000 0x38000000 0x0 0x08000000>; /* non-prefetchable memory */
+               };
+
+               sata: sata@3200000 {
+                       compatible = "fsl,ls1021a-ahci";
+                       reg = <0x3200000 0x10000 0x20220520 0x4>;
+                       reg-names = "sata-base", "ecc-addr";
+                       interrupts = <0 101 4>;
+                       status = "disabled";
+               };
        };
 };