/* * Copyright (C) 2018 MediaTek Inc. * Author: Ryder Lee * * SPDX-License-Identifier: (GPL-2.0 OR MIT) */ #include #include #include #include #include #include "skeleton.dtsi" / { compatible = "mediatek,mt7629"; interrupt-parent = <&sysirq>; #address-cells = <1>; #size-cells = <1>; cpus { #address-cells = <1>; #size-cells = <0>; enable-method = "mediatek,mt6589-smp"; cpu@0 { device_type = "cpu"; compatible = "arm,cortex-a7"; reg = <0x0>; clock-frequency = <1250000000>; }; cpu@1 { device_type = "cpu"; compatible = "arm,cortex-a7"; reg = <0x1>; clock-frequency = <1250000000>; }; }; clk20m: oscillator@0 { compatible = "fixed-clock"; #clock-cells = <0>; clock-frequency = <20000000>; clock-output-names = "clk20m"; }; clk40m: oscillator@1 { compatible = "fixed-clock"; #clock-cells = <0>; clock-frequency = <40000000>; clock-output-names = "clkxtal"; }; timer { compatible = "arm,armv7-timer"; interrupt-parent = <&gic>; interrupts = , , , ; clock-frequency = <20000000>; arm,cpu-registers-not-fw-configured; }; infracfg: syscon@10000000 { compatible = "mediatek,mt7629-infracfg", "syscon"; reg = <0x10000000 0x1000>; #clock-cells = <1>; u-boot,dm-pre-reloc; }; pericfg: syscon@10002000 { compatible = "mediatek,mt7629-pericfg", "syscon"; reg = <0x10002000 0x1000>; #clock-cells = <1>; u-boot,dm-pre-reloc; }; timer0: timer@10004000 { compatible = "mediatek,timer"; reg = <0x10004000 0x80>; interrupts = ; clocks = <&topckgen CLK_TOP_10M_SEL>, <&topckgen CLK_TOP_CLKXTAL_D4>; clock-names = "mux", "src"; u-boot,dm-pre-reloc; }; scpsys: scpsys@10006000 { compatible = "mediatek,mt7629-scpsys"; reg = <0x10006000 0x1000>; clocks = <&topckgen CLK_TOP_HIF_SEL>; clock-names = "hif_sel"; assigned-clocks = <&topckgen CLK_TOP_HIF_SEL>; assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL1_D2>; #power-domain-cells = <1>; infracfg = <&infracfg>; }; mcucfg: syscon@10200000 { compatible = "mediatek,mt7629-mcucfg", "syscon"; reg = <0x10200000 0x1000>; #clock-cells = <1>; u-boot,dm-pre-reloc; }; sysirq: interrupt-controller@10200a80 { compatible = "mediatek,sysirq"; reg = <0x10200a80 0x20>; interrupt-controller; #interrupt-cells = <3>; interrupt-parent = <&gic>; }; dramc: dramc@10203000 { compatible = "mediatek,mt7629-dramc"; reg = <0x10203000 0x600>, /* EMI */ <0x10213000 0x1000>, /* DDRPHY */ <0x10214000 0xd00>; /* DRAMC_AO */ clocks = <&topckgen CLK_TOP_DDRPHYCFG_SEL>, <&topckgen CLK_TOP_SYSPLL1_D8>, <&topckgen CLK_TOP_MEM_SEL>, <&topckgen CLK_TOP_DMPLL>; clock-names = "phy", "phy_mux", "mem", "mem_mux"; u-boot,dm-pre-reloc; }; apmixedsys: clock-controller@10209000 { compatible = "mediatek,mt7629-apmixedsys"; reg = <0x10209000 0x1000>; #clock-cells = <1>; u-boot,dm-pre-reloc; }; topckgen: clock-controller@10210000 { compatible = "mediatek,mt7629-topckgen"; reg = <0x10210000 0x1000>; #clock-cells = <1>; u-boot,dm-pre-reloc; }; watchdog: watchdog@10212000 { compatible = "mediatek,wdt"; reg = <0x10212000 0x600>; interrupts = ; #reset-cells = <1>; status = "disabled"; }; wdt-reboot { compatible = "wdt-reboot"; wdt = <&watchdog>; }; pinctrl: pinctrl@10217000 { compatible = "mediatek,mt7629-pinctrl"; reg = <0x10217000 0x8000>; gpio: gpio-controller { gpio-controller; #gpio-cells = <2>; }; }; gic: interrupt-controller@10300000 { compatible = "arm,gic-400"; interrupt-controller; #interrupt-cells = <3>; interrupt-parent = <&gic>; reg = <0x10310000 0x1000>, <0x10320000 0x1000>, <0x10340000 0x2000>, <0x10360000 0x2000>; }; uart0: serial@11002000 { compatible = "mediatek,hsuart"; reg = <0x11002000 0x400>; reg-shift = <2>; interrupts = ; clocks = <&topckgen CLK_TOP_UART_SEL>, <&pericfg CLK_PERI_UART0_PD>; clock-names = "baud", "bus"; status = "disabled"; assigned-clocks = <&topckgen CLK_TOP_AXI_SEL>; assigned-clock-parents = <&topckgen CLK_TOP_SYSPLL1_D2>; u-boot,dm-pre-reloc; }; uart1: serial@11003000 { compatible = "mediatek,hsuart"; reg = <0x11003000 0x400>; reg-shift = <2>; interrupts = ; clocks = <&topckgen CLK_TOP_UART_SEL>, <&pericfg CLK_PERI_UART1_PD>; clock-names = "baud", "bus"; assigned-clocks = <&topckgen CLK_TOP_AXI_SEL>; assigned-clock-parents = <&topckgen CLK_TOP_SYSPLL1_D2>; status = "disabled"; }; uart2: serial@11004000 { compatible = "mediatek,hsuart"; reg = <0x11004000 0x400>; reg-shift = <2>; interrupts = ; clocks = <&topckgen CLK_TOP_UART_SEL>, <&pericfg CLK_PERI_UART2_PD>; clock-names = "baud", "bus"; assigned-clocks = <&topckgen CLK_TOP_AXI_SEL>; assigned-clock-parents = <&topckgen CLK_TOP_SYSPLL1_D2>; status = "disabled"; }; qspi: qspi@11014000 { compatible = "mediatek,mt7629-qspi"; reg = <0x11014000 0xe0>, <0x30000000 0x10000000>; reg-names = "reg_base", "mem_base"; status = "disabled"; #address-cells = <1>; #size-cells = <0>; u-boot,dm-pre-reloc; }; ethsys: syscon@1b000000 { compatible = "mediatek,mt7629-ethsys", "syscon"; reg = <0x1b000000 0x1000>; #clock-cells = <1>; }; sgmiisys0: syscon@1b128000 { compatible = "mediatek,mt7629-sgmiisys", "syscon"; reg = <0x1b128000 0x1000>; #clock-cells = <1>; }; sgmiisys1: syscon@1b130000 { compatible = "mediatek,mt7629-sgmiisys", "syscon"; reg = <0x1b130000 0x1000>; #clock-cells = <1>; }; };