4 compatible = "ralink,mt7620a-soc";
11 compatible = "mips,mips24KEc";
17 bootargs = "console=ttyS0,57600";
22 #interrupt-cells = <1>;
24 compatible = "mti,cpu-interrupt-controller";
33 palmbus: palmbus@10000000 {
34 compatible = "palmbus";
35 reg = <0x10000000 0x200000>;
36 ranges = <0x0 0x10000000 0x1FFFFF>;
42 compatible = "ralink,mt7620a-sysc", "ralink,rt3050-sysc", "syscon";
47 compatible = "ralink,mt7620a-timer", "ralink,rt2880-timer";
50 interrupt-parent = <&intc>;
54 watchdog: watchdog@120 {
55 compatible = "ralink,mt7620a-wdt", "ralink,rt2880-wdt";
58 resets = <&rstctrl 8>;
61 interrupt-parent = <&intc>;
66 compatible = "ralink,mt7620a-intc", "ralink,rt2880-intc";
69 resets = <&rstctrl 19>;
73 #interrupt-cells = <1>;
75 interrupt-parent = <&cpuintc>;
80 compatible = "ralink,mt7620a-memc", "ralink,rt3050-memc";
83 resets = <&rstctrl 20>;
86 interrupt-parent = <&intc>;
91 compatible = "ralink,mt7620a-uart", "ralink,rt2880-uart", "ns16550a";
94 resets = <&rstctrl 12>;
97 interrupt-parent = <&intc>;
106 compatible = "ralink,mt7620a-gpio", "ralink,rt2880-gpio";
109 resets = <&rstctrl 13>;
112 interrupt-parent = <&intc>;
118 ralink,gpio-base = <0>;
119 ralink,nr-gpio = <24>;
120 ralink,register-map = [ 00 04 08 0c
126 compatible = "ralink,mt7620a-gpio", "ralink,rt2880-gpio";
129 interrupt-parent = <&intc>;
135 ralink,gpio-base = <24>;
136 ralink,nr-gpio = <16>;
137 ralink,register-map = [ 00 04 08 0c
145 compatible = "ralink,mt7620a-gpio", "ralink,rt2880-gpio";
148 interrupt-parent = <&intc>;
154 ralink,gpio-base = <40>;
155 ralink,nr-gpio = <32>;
156 ralink,register-map = [ 00 04 08 0c
164 compatible = "ralink,mt7620a-gpio", "ralink,rt2880-gpio";
167 interrupt-parent = <&intc>;
173 ralink,gpio-base = <72>;
174 ralink,nr-gpio = <1>;
175 ralink,register-map = [ 00 04 08 0c
183 compatible = "ralink,rt2880-i2c";
186 resets = <&rstctrl 16>;
189 #address-cells = <1>;
194 pinctrl-names = "default";
195 pinctrl-0 = <&i2c_pins>;
199 compatible = "mediatek,mt7620-i2s";
202 resets = <&rstctrl 17>;
205 interrupt-parent = <&intc>;
213 dma-names = "tx", "rx";
219 compatible = "ralink,mt7620a-spi", "ralink,rt2880-spi";
222 resets = <&rstctrl 18>;
225 #address-cells = <1>;
230 pinctrl-names = "default";
231 pinctrl-0 = <&spi_pins>;
235 compatible = "ralink,rt2880-spi";
238 resets = <&rstctrl 18>;
241 #address-cells = <1>;
246 pinctrl-names = "default";
247 pinctrl-0 = <&spi_cs1>;
250 uartlite: uartlite@c00 {
251 compatible = "ralink,mt7620a-uart", "ralink,rt2880-uart", "ns16550a";
254 resets = <&rstctrl 19>;
255 reset-names = "uartl";
257 interrupt-parent = <&intc>;
262 pinctrl-names = "default";
263 pinctrl-0 = <&uartlite_pins>;
266 systick: systick@d00 {
267 compatible = "ralink,mt7620a-systick", "ralink,cevt-systick";
270 resets = <&rstctrl 28>;
271 reset-names = "intc";
273 interrupt-parent = <&cpuintc>;
278 compatible = "ralink,mt7620a-pcm";
279 reg = <0x2000 0x800>;
281 resets = <&rstctrl 11>;
284 interrupt-parent = <&intc>;
291 compatible = "ralink,mt7620a-gdma", "ralink,rt3883-gdma";
292 reg = <0x2800 0x800>;
294 resets = <&rstctrl 14>;
297 interrupt-parent = <&intc>;
301 #dma-channels = <16>;
302 #dma-requests = <16>;
309 compatible = "ralink,rt2880-pinmux";
310 pinctrl-names = "default";
311 pinctrl-0 = <&state_default>;
313 state_default: pinctrl0 {
316 pcm_i2s_pins: pcm_i2s {
318 ralink,group = "uartf";
319 ralink,function = "pcm i2s";
323 uartf_gpio_pins: uartf_gpio {
325 ralink,group = "uartf";
326 ralink,function = "gpio uartf";
330 gpio_i2s_pins: gpio_i2s {
332 ralink,group = "uartf";
333 ralink,function = "gpio i2s";
339 ralink,group = "spi";
340 ralink,function = "spi";
346 ralink,group = "spi refclk";
347 ralink,function = "spi refclk";
353 ralink,group = "i2c";
354 ralink,function = "i2c";
358 uartlite_pins: uartlite {
360 ralink,group = "uartlite";
361 ralink,function = "uartlite";
367 ralink,group = "mdio";
368 ralink,function = "mdio";
372 mdio_refclk_pins: mdio_refclk {
374 ralink,group = "mdio";
375 ralink,function = "refclk";
381 ralink,group = "ephy";
382 ralink,function = "ephy";
388 ralink,group = "wled";
389 ralink,function = "wled";
393 rgmii1_pins: rgmii1 {
395 ralink,group = "rgmii1";
396 ralink,function = "rgmii1";
400 rgmii2_pins: rgmii2 {
402 ralink,group = "rgmii2";
403 ralink,function = "rgmii2";
409 ralink,group = "pcie";
410 ralink,function = "pcie rst";
417 ralink,function = "pa";
423 ralink,group = "nd_sd";
424 ralink,function = "sd";
430 compatible = "ralink,mt7620a-reset", "ralink,rt2880-reset";
435 compatible = "ralink,rt2880-clock";
440 compatible = "mediatek,mt7620-usbphy";
443 ralink,sysctl = <&sysc>;
444 resets = <&rstctrl 22 &rstctrl 25>;
445 reset-names = "host", "device";
447 clocks = <&clkctrl 22 &clkctrl 25>;
448 clock-names = "host", "device";
451 ethernet: ethernet@10100000 {
452 compatible = "mediatek,mt7620-eth";
453 reg = <0x10100000 0x10000>;
455 #address-cells = <1>;
458 interrupt-parent = <&cpuintc>;
461 resets = <&rstctrl 21 &rstctrl 23>;
462 reset-names = "fe", "esw";
464 mediatek,switch = <&gsw>;
467 compatible = "mediatek,mt7620a-gsw-port", "mediatek,eth-port";
474 compatible = "mediatek,mt7620a-gsw-port", "mediatek,eth-port";
481 #address-cells = <1>;
489 compatible = "mediatek,mt7620-gsw";
490 reg = <0x10110000 0x8000>;
492 resets = <&rstctrl 23>;
495 interrupt-parent = <&intc>;
499 sdhci: sdhci@10130000 {
500 compatible = "ralink,mt7620-sdhci";
501 reg = <0x10130000 0x4000>;
503 interrupt-parent = <&intc>;
506 pinctrl-names = "default";
507 pinctrl-0 = <&sdhci_pins>;
512 ehci: ehci@101c0000 {
513 #address-cells = <1>;
515 compatible = "generic-ehci";
516 reg = <0x101c0000 0x1000>;
518 interrupt-parent = <&intc>;
528 #trigger-source-cells = <0>;
532 ohci: ohci@101c1000 {
533 #address-cells = <1>;
535 compatible = "generic-ohci";
536 reg = <0x101c1000 0x1000>;
538 interrupt-parent = <&intc>;
548 #trigger-source-cells = <0>;
552 pcie: pcie@10140000 {
553 compatible = "mediatek,mt7620-pci";
554 reg = <0x10140000 0x100
557 #address-cells = <3>;
560 resets = <&rstctrl 26>;
561 reset-names = "pcie0";
563 clocks = <&clkctrl 26>;
564 clock-names = "pcie0";
566 interrupt-parent = <&cpuintc>;
569 pinctrl-names = "default";
570 pinctrl-0 = <&pcie_pins>;
576 0x02000000 0 0x00000000 0x20000000 0 0x10000000 /* pci memory */
577 0x01000000 0 0x00000000 0x10160000 0 0x00010000 /* io space */
583 reg = <0x0000 0 0 0 0>;
585 #address-cells = <3>;
594 wmac: wmac@10180000 {
595 compatible = "ralink,rt7620-wmac", "ralink,rt2880-wmac";
596 reg = <0x10180000 0x40000>;
598 interrupt-parent = <&cpuintc>;
601 ralink,eeprom = "soc_wmac.eeprom";