2 * ar8216.c: AR8216 switch driver
4 * Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
5 * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version 2
10 * of the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
19 #include <linux/module.h>
20 #include <linux/init.h>
21 #include <linux/list.h>
22 #include <linux/if_ether.h>
23 #include <linux/skbuff.h>
24 #include <linux/netdevice.h>
25 #include <linux/netlink.h>
26 #include <linux/bitops.h>
27 #include <net/genetlink.h>
28 #include <linux/switch.h>
29 #include <linux/delay.h>
30 #include <linux/phy.h>
31 #include <linux/netdevice.h>
32 #include <linux/etherdevice.h>
33 #include <linux/lockdep.h>
34 #include <linux/ar8216_platform.h>
37 /* size of the vlan table */
38 #define AR8X16_MAX_VLANS 128
39 #define AR8X16_PROBE_RETRIES 10
40 #define AR8X16_MAX_PORTS 8
44 #define AR8XXX_CAP_GIGE BIT(0)
47 AR8XXX_VER_AR8216 = 0x01,
48 AR8XXX_VER_AR8236 = 0x03,
49 AR8XXX_VER_AR8316 = 0x10,
50 AR8XXX_VER_AR8327 = 0x12,
56 int (*hw_init)(struct ar8216_priv *priv);
57 void (*init_globals)(struct ar8216_priv *priv);
58 void (*init_port)(struct ar8216_priv *priv, int port);
59 void (*setup_port)(struct ar8216_priv *priv, int port, u32 egress,
60 u32 ingress, u32 members, u32 pvid);
61 u32 (*read_port_status)(struct ar8216_priv *priv, int port);
62 int (*atu_flush)(struct ar8216_priv *priv);
63 void (*vtu_flush)(struct ar8216_priv *priv);
64 void (*vtu_load_vlan)(struct ar8216_priv *priv, u32 vid, u32 port_mask);
68 struct switch_dev dev;
69 struct phy_device *phy;
70 u32 (*read)(struct ar8216_priv *priv, int reg);
71 void (*write)(struct ar8216_priv *priv, int reg, u32 val);
72 const struct net_device_ops *ndo_old;
73 struct net_device_ops ndo;
74 struct mutex reg_mutex;
77 const struct ar8xxx_chip *chip;
85 /* all fields below are cleared on reset */
87 u16 vlan_id[AR8X16_MAX_VLANS];
88 u8 vlan_table[AR8X16_MAX_VLANS];
90 u16 pvid[AR8X16_MAX_PORTS];
93 #define to_ar8216(_dev) container_of(_dev, struct ar8216_priv, dev)
95 static inline bool ar8xxx_has_gige(struct ar8216_priv *priv)
97 return priv->chip->caps & AR8XXX_CAP_GIGE;
100 static inline bool chip_is_ar8216(struct ar8216_priv *priv)
102 return priv->chip_ver == AR8XXX_VER_AR8216;
105 static inline bool chip_is_ar8236(struct ar8216_priv *priv)
107 return priv->chip_ver == AR8XXX_VER_AR8236;
110 static inline bool chip_is_ar8316(struct ar8216_priv *priv)
112 return priv->chip_ver == AR8XXX_VER_AR8316;
115 static inline bool chip_is_ar8327(struct ar8216_priv *priv)
117 return priv->chip_ver == AR8XXX_VER_AR8327;
121 split_addr(u32 regaddr, u16 *r1, u16 *r2, u16 *page)
124 *r1 = regaddr & 0x1e;
130 *page = regaddr & 0x1ff;
134 ar8216_mii_read(struct ar8216_priv *priv, int reg)
136 struct phy_device *phy = priv->phy;
137 struct mii_bus *bus = phy->bus;
141 split_addr((u32) reg, &r1, &r2, &page);
143 mutex_lock(&bus->mdio_lock);
145 bus->write(bus, 0x18, 0, page);
146 usleep_range(1000, 2000); /* wait for the page switch to propagate */
147 lo = bus->read(bus, 0x10 | r2, r1);
148 hi = bus->read(bus, 0x10 | r2, r1 + 1);
150 mutex_unlock(&bus->mdio_lock);
152 return (hi << 16) | lo;
156 ar8216_mii_write(struct ar8216_priv *priv, int reg, u32 val)
158 struct phy_device *phy = priv->phy;
159 struct mii_bus *bus = phy->bus;
163 split_addr((u32) reg, &r1, &r2, &r3);
165 hi = (u16) (val >> 16);
167 mutex_lock(&bus->mdio_lock);
169 bus->write(bus, 0x18, 0, r3);
170 usleep_range(1000, 2000); /* wait for the page switch to propagate */
171 if (priv->mii_lo_first) {
172 bus->write(bus, 0x10 | r2, r1, lo);
173 bus->write(bus, 0x10 | r2, r1 + 1, hi);
175 bus->write(bus, 0x10 | r2, r1 + 1, hi);
176 bus->write(bus, 0x10 | r2, r1, lo);
179 mutex_unlock(&bus->mdio_lock);
183 ar8216_phy_dbg_write(struct ar8216_priv *priv, int phy_addr,
184 u16 dbg_addr, u16 dbg_data)
186 struct mii_bus *bus = priv->phy->bus;
188 mutex_lock(&bus->mdio_lock);
189 bus->write(bus, phy_addr, MII_ATH_DBG_ADDR, dbg_addr);
190 bus->write(bus, phy_addr, MII_ATH_DBG_DATA, dbg_data);
191 mutex_unlock(&bus->mdio_lock);
195 ar8216_phy_mmd_write(struct ar8216_priv *priv, int phy_addr, u16 addr, u16 data)
197 struct mii_bus *bus = priv->phy->bus;
199 mutex_lock(&bus->mdio_lock);
200 bus->write(bus, phy_addr, MII_ATH_MMD_ADDR, addr);
201 bus->write(bus, phy_addr, MII_ATH_MMD_DATA, data);
202 mutex_unlock(&bus->mdio_lock);
206 ar8216_rmw(struct ar8216_priv *priv, int reg, u32 mask, u32 val)
210 lockdep_assert_held(&priv->reg_mutex);
212 v = priv->read(priv, reg);
215 priv->write(priv, reg, v);
221 ar8216_read_port_link(struct ar8216_priv *priv, int port,
222 struct switch_port_link *link)
227 memset(link, '\0', sizeof(*link));
229 status = priv->chip->read_port_status(priv, port);
231 link->aneg = !!(status & AR8216_PORT_STATUS_LINK_AUTO);
233 link->link = !!(status & AR8216_PORT_STATUS_LINK_UP);
240 link->duplex = !!(status & AR8216_PORT_STATUS_DUPLEX);
241 link->tx_flow = !!(status & AR8216_PORT_STATUS_TXFLOW);
242 link->rx_flow = !!(status & AR8216_PORT_STATUS_RXFLOW);
244 speed = (status & AR8216_PORT_STATUS_SPEED) >>
245 AR8216_PORT_STATUS_SPEED_S;
248 case AR8216_PORT_SPEED_10M:
249 link->speed = SWITCH_PORT_SPEED_10;
251 case AR8216_PORT_SPEED_100M:
252 link->speed = SWITCH_PORT_SPEED_100;
254 case AR8216_PORT_SPEED_1000M:
255 link->speed = SWITCH_PORT_SPEED_1000;
258 link->speed = SWITCH_PORT_SPEED_UNKNOWN;
263 static struct sk_buff *
264 ar8216_mangle_tx(struct net_device *dev, struct sk_buff *skb)
266 struct ar8216_priv *priv = dev->phy_ptr;
275 if (unlikely(skb_headroom(skb) < 2)) {
276 if (pskb_expand_head(skb, 2, 0, GFP_ATOMIC) < 0)
280 buf = skb_push(skb, 2);
288 dev_kfree_skb_any(skb);
293 ar8216_mangle_rx(struct net_device *dev, struct sk_buff *skb)
295 struct ar8216_priv *priv;
303 /* don't strip the header if vlan mode is disabled */
307 /* strip header, get vlan id */
311 /* check for vlan header presence */
312 if ((buf[12 + 2] != 0x81) || (buf[13 + 2] != 0x00))
317 /* no need to fix up packets coming from a tagged source */
318 if (priv->vlan_tagged & (1 << port))
321 /* lookup port vid from local table, the switch passes an invalid vlan id */
322 vlan = priv->vlan_id[priv->pvid[port]];
325 buf[14 + 2] |= vlan >> 8;
326 buf[15 + 2] = vlan & 0xff;
330 ar8216_wait_bit(struct ar8216_priv *priv, int reg, u32 mask, u32 val)
336 t = priv->read(priv, reg);
337 if ((t & mask) == val)
346 pr_err("ar8216: timeout on reg %08x: %08x & %08x != %08x\n",
347 (unsigned int) reg, t, mask, val);
352 ar8216_vtu_op(struct ar8216_priv *priv, u32 op, u32 val)
354 if (ar8216_wait_bit(priv, AR8216_REG_VTU, AR8216_VTU_ACTIVE, 0))
356 if ((op & AR8216_VTU_OP) == AR8216_VTU_OP_LOAD) {
357 val &= AR8216_VTUDATA_MEMBER;
358 val |= AR8216_VTUDATA_VALID;
359 priv->write(priv, AR8216_REG_VTU_DATA, val);
361 op |= AR8216_VTU_ACTIVE;
362 priv->write(priv, AR8216_REG_VTU, op);
366 ar8216_vtu_flush(struct ar8216_priv *priv)
368 ar8216_vtu_op(priv, AR8216_VTU_OP_FLUSH, 0);
372 ar8216_vtu_load_vlan(struct ar8216_priv *priv, u32 vid, u32 port_mask)
376 op = AR8216_VTU_OP_LOAD | (vid << AR8216_VTU_VID_S);
377 ar8216_vtu_op(priv, op, port_mask);
381 ar8216_atu_flush(struct ar8216_priv *priv)
385 ret = ar8216_wait_bit(priv, AR8216_REG_ATU, AR8216_ATU_ACTIVE, 0);
387 priv->write(priv, AR8216_REG_ATU, AR8216_ATU_OP_FLUSH);
393 ar8216_read_port_status(struct ar8216_priv *priv, int port)
395 return priv->read(priv, AR8216_REG_PORT_STATUS(port));
399 ar8216_setup_port(struct ar8216_priv *priv, int port, u32 egress, u32 ingress,
400 u32 members, u32 pvid)
404 if (chip_is_ar8216(priv) && priv->vlan && port == AR8216_PORT_CPU)
405 header = AR8216_PORT_CTRL_HEADER;
409 ar8216_rmw(priv, AR8216_REG_PORT_CTRL(port),
410 AR8216_PORT_CTRL_LEARN | AR8216_PORT_CTRL_VLAN_MODE |
411 AR8216_PORT_CTRL_SINGLE_VLAN | AR8216_PORT_CTRL_STATE |
412 AR8216_PORT_CTRL_HEADER | AR8216_PORT_CTRL_LEARN_LOCK,
413 AR8216_PORT_CTRL_LEARN | header |
414 (egress << AR8216_PORT_CTRL_VLAN_MODE_S) |
415 (AR8216_PORT_STATE_FORWARD << AR8216_PORT_CTRL_STATE_S));
417 ar8216_rmw(priv, AR8216_REG_PORT_VLAN(port),
418 AR8216_PORT_VLAN_DEST_PORTS | AR8216_PORT_VLAN_MODE |
419 AR8216_PORT_VLAN_DEFAULT_ID,
420 (members << AR8216_PORT_VLAN_DEST_PORTS_S) |
421 (ingress << AR8216_PORT_VLAN_MODE_S) |
422 (pvid << AR8216_PORT_VLAN_DEFAULT_ID_S));
426 ar8216_hw_init(struct ar8216_priv *priv)
432 ar8216_init_globals(struct ar8216_priv *priv)
434 /* standard atheros magic */
435 priv->write(priv, 0x38, 0xc000050e);
437 ar8216_rmw(priv, AR8216_REG_GLOBAL_CTRL,
438 AR8216_GCTRL_MTU, 1518 + 8 + 2);
442 ar8216_init_port(struct ar8216_priv *priv, int port)
444 /* Enable port learning and tx */
445 priv->write(priv, AR8216_REG_PORT_CTRL(port),
446 AR8216_PORT_CTRL_LEARN |
447 (4 << AR8216_PORT_CTRL_STATE_S));
449 priv->write(priv, AR8216_REG_PORT_VLAN(port), 0);
451 if (port == AR8216_PORT_CPU) {
452 priv->write(priv, AR8216_REG_PORT_STATUS(port),
453 AR8216_PORT_STATUS_LINK_UP |
454 (ar8xxx_has_gige(priv) ?
455 AR8216_PORT_SPEED_1000M : AR8216_PORT_SPEED_100M) |
456 AR8216_PORT_STATUS_TXMAC |
457 AR8216_PORT_STATUS_RXMAC |
458 (chip_is_ar8316(priv) ? AR8216_PORT_STATUS_RXFLOW : 0) |
459 (chip_is_ar8316(priv) ? AR8216_PORT_STATUS_TXFLOW : 0) |
460 AR8216_PORT_STATUS_DUPLEX);
462 priv->write(priv, AR8216_REG_PORT_STATUS(port),
463 AR8216_PORT_STATUS_LINK_AUTO);
467 static const struct ar8xxx_chip ar8216_chip = {
468 .hw_init = ar8216_hw_init,
469 .init_globals = ar8216_init_globals,
470 .init_port = ar8216_init_port,
471 .setup_port = ar8216_setup_port,
472 .read_port_status = ar8216_read_port_status,
473 .atu_flush = ar8216_atu_flush,
474 .vtu_flush = ar8216_vtu_flush,
475 .vtu_load_vlan = ar8216_vtu_load_vlan,
479 ar8236_setup_port(struct ar8216_priv *priv, int port, u32 egress, u32 ingress,
480 u32 members, u32 pvid)
482 ar8216_rmw(priv, AR8216_REG_PORT_CTRL(port),
483 AR8216_PORT_CTRL_LEARN | AR8216_PORT_CTRL_VLAN_MODE |
484 AR8216_PORT_CTRL_SINGLE_VLAN | AR8216_PORT_CTRL_STATE |
485 AR8216_PORT_CTRL_HEADER | AR8216_PORT_CTRL_LEARN_LOCK,
486 AR8216_PORT_CTRL_LEARN |
487 (egress << AR8216_PORT_CTRL_VLAN_MODE_S) |
488 (AR8216_PORT_STATE_FORWARD << AR8216_PORT_CTRL_STATE_S));
490 ar8216_rmw(priv, AR8236_REG_PORT_VLAN(port),
491 AR8236_PORT_VLAN_DEFAULT_ID,
492 (pvid << AR8236_PORT_VLAN_DEFAULT_ID_S));
494 ar8216_rmw(priv, AR8236_REG_PORT_VLAN2(port),
495 AR8236_PORT_VLAN2_VLAN_MODE |
496 AR8236_PORT_VLAN2_MEMBER,
497 (ingress << AR8236_PORT_VLAN2_VLAN_MODE_S) |
498 (members << AR8236_PORT_VLAN2_MEMBER_S));
502 ar8236_hw_init(struct ar8216_priv *priv)
507 if (priv->initialized)
510 /* Initialize the PHYs */
511 bus = priv->phy->bus;
512 for (i = 0; i < 5; i++) {
513 mdiobus_write(bus, i, MII_ADVERTISE,
514 ADVERTISE_ALL | ADVERTISE_PAUSE_CAP |
515 ADVERTISE_PAUSE_ASYM);
516 mdiobus_write(bus, i, MII_BMCR, BMCR_RESET | BMCR_ANENABLE);
520 priv->initialized = true;
525 ar8236_init_globals(struct ar8216_priv *priv)
527 /* enable jumbo frames */
528 ar8216_rmw(priv, AR8216_REG_GLOBAL_CTRL,
529 AR8316_GCTRL_MTU, 9018 + 8 + 2);
532 static const struct ar8xxx_chip ar8236_chip = {
533 .hw_init = ar8236_hw_init,
534 .init_globals = ar8236_init_globals,
535 .init_port = ar8216_init_port,
536 .setup_port = ar8236_setup_port,
537 .read_port_status = ar8216_read_port_status,
538 .atu_flush = ar8216_atu_flush,
539 .vtu_flush = ar8216_vtu_flush,
540 .vtu_load_vlan = ar8216_vtu_load_vlan,
544 ar8316_hw_init(struct ar8216_priv *priv)
550 val = priv->read(priv, 0x8);
552 if (priv->phy->interface == PHY_INTERFACE_MODE_RGMII) {
553 if (priv->port4_phy) {
554 /* value taken from Ubiquiti RouterStation Pro */
556 printk(KERN_INFO "ar8316: Using port 4 as PHY\n");
559 printk(KERN_INFO "ar8316: Using port 4 as switch port\n");
561 } else if (priv->phy->interface == PHY_INTERFACE_MODE_GMII) {
562 /* value taken from AVM Fritz!Box 7390 sources */
565 /* no known value for phy interface */
566 printk(KERN_ERR "ar8316: unsupported mii mode: %d.\n",
567 priv->phy->interface);
574 priv->write(priv, 0x8, newval);
576 /* Initialize the ports */
577 bus = priv->phy->bus;
578 for (i = 0; i < 5; i++) {
579 if ((i == 4) && priv->port4_phy &&
580 priv->phy->interface == PHY_INTERFACE_MODE_RGMII) {
581 /* work around for phy4 rgmii mode */
582 ar8216_phy_dbg_write(priv, i, 0x12, 0x480c);
584 ar8216_phy_dbg_write(priv, i, 0x0, 0x824e);
586 ar8216_phy_dbg_write(priv, i, 0x5, 0x3d47);
590 /* initialize the port itself */
591 mdiobus_write(bus, i, MII_ADVERTISE,
592 ADVERTISE_ALL | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
593 mdiobus_write(bus, i, MII_CTRL1000, ADVERTISE_1000FULL);
594 mdiobus_write(bus, i, MII_BMCR, BMCR_RESET | BMCR_ANENABLE);
599 priv->initialized = true;
604 ar8316_init_globals(struct ar8216_priv *priv)
606 /* standard atheros magic */
607 priv->write(priv, 0x38, 0xc000050e);
609 /* enable cpu port to receive multicast and broadcast frames */
610 priv->write(priv, AR8216_REG_FLOOD_MASK, 0x003f003f);
612 /* enable jumbo frames */
613 ar8216_rmw(priv, AR8216_REG_GLOBAL_CTRL,
614 AR8316_GCTRL_MTU, 9018 + 8 + 2);
617 static const struct ar8xxx_chip ar8316_chip = {
618 .caps = AR8XXX_CAP_GIGE,
619 .hw_init = ar8316_hw_init,
620 .init_globals = ar8316_init_globals,
621 .init_port = ar8216_init_port,
622 .setup_port = ar8216_setup_port,
623 .read_port_status = ar8216_read_port_status,
624 .atu_flush = ar8216_atu_flush,
625 .vtu_flush = ar8216_vtu_flush,
626 .vtu_load_vlan = ar8216_vtu_load_vlan,
630 ar8327_get_pad_cfg(struct ar8327_pad_cfg *cfg)
642 case AR8327_PAD_MAC2MAC_MII:
643 t = AR8327_PAD_MAC_MII_EN;
645 t |= AR8327_PAD_MAC_MII_RXCLK_SEL;
647 t |= AR8327_PAD_MAC_MII_TXCLK_SEL;
650 case AR8327_PAD_MAC2MAC_GMII:
651 t = AR8327_PAD_MAC_GMII_EN;
653 t |= AR8327_PAD_MAC_GMII_RXCLK_SEL;
655 t |= AR8327_PAD_MAC_GMII_TXCLK_SEL;
658 case AR8327_PAD_MAC_SGMII:
659 t = AR8327_PAD_SGMII_EN;
662 case AR8327_PAD_MAC2PHY_MII:
663 t = AR8327_PAD_PHY_MII_EN;
665 t |= AR8327_PAD_PHY_MII_RXCLK_SEL;
667 t |= AR8327_PAD_PHY_MII_TXCLK_SEL;
670 case AR8327_PAD_MAC2PHY_GMII:
671 t = AR8327_PAD_PHY_GMII_EN;
672 if (cfg->pipe_rxclk_sel)
673 t |= AR8327_PAD_PHY_GMII_PIPE_RXCLK_SEL;
675 t |= AR8327_PAD_PHY_GMII_RXCLK_SEL;
677 t |= AR8327_PAD_PHY_GMII_TXCLK_SEL;
680 case AR8327_PAD_MAC_RGMII:
681 t = AR8327_PAD_RGMII_EN;
682 t |= cfg->txclk_delay_sel << AR8327_PAD_RGMII_TXCLK_DELAY_SEL_S;
683 t |= cfg->rxclk_delay_sel << AR8327_PAD_RGMII_RXCLK_DELAY_SEL_S;
684 if (cfg->rxclk_delay_en)
685 t |= AR8327_PAD_RGMII_RXCLK_DELAY_EN;
686 if (cfg->txclk_delay_en)
687 t |= AR8327_PAD_RGMII_TXCLK_DELAY_EN;
690 case AR8327_PAD_PHY_GMII:
691 t = AR8327_PAD_PHYX_GMII_EN;
694 case AR8327_PAD_PHY_RGMII:
695 t = AR8327_PAD_PHYX_RGMII_EN;
698 case AR8327_PAD_PHY_MII:
699 t = AR8327_PAD_PHYX_MII_EN;
707 ar8327_phy_fixup(struct ar8216_priv *priv, int phy)
709 switch (priv->chip_rev) {
711 /* For 100M waveform */
712 ar8216_phy_dbg_write(priv, phy, 0, 0x02ea);
713 /* Turn on Gigabit clock */
714 ar8216_phy_dbg_write(priv, phy, 0x3d, 0x68a0);
718 ar8216_phy_mmd_write(priv, phy, 0x7, 0x3c);
719 ar8216_phy_mmd_write(priv, phy, 0x4007, 0x0);
722 ar8216_phy_mmd_write(priv, phy, 0x3, 0x800d);
723 ar8216_phy_mmd_write(priv, phy, 0x4003, 0x803f);
725 ar8216_phy_dbg_write(priv, phy, 0x3d, 0x6860);
726 ar8216_phy_dbg_write(priv, phy, 0x5, 0x2c46);
727 ar8216_phy_dbg_write(priv, phy, 0x3c, 0x6000);
733 ar8327_hw_init(struct ar8216_priv *priv)
735 struct ar8327_platform_data *pdata;
736 struct ar8327_led_cfg *led_cfg;
742 pdata = priv->phy->dev.platform_data;
746 t = ar8327_get_pad_cfg(pdata->pad0_cfg);
747 priv->write(priv, AR8327_REG_PAD0_MODE, t);
748 t = ar8327_get_pad_cfg(pdata->pad5_cfg);
749 priv->write(priv, AR8327_REG_PAD5_MODE, t);
750 t = ar8327_get_pad_cfg(pdata->pad6_cfg);
751 priv->write(priv, AR8327_REG_PAD6_MODE, t);
753 pos = priv->read(priv, AR8327_REG_POWER_ON_STRIP);
756 led_cfg = pdata->led_cfg;
758 if (led_cfg->open_drain)
759 new_pos |= AR8327_POWER_ON_STRIP_LED_OPEN_EN;
761 new_pos &= ~AR8327_POWER_ON_STRIP_LED_OPEN_EN;
763 priv->write(priv, AR8327_REG_LED_CTRL0, led_cfg->led_ctrl0);
764 priv->write(priv, AR8327_REG_LED_CTRL1, led_cfg->led_ctrl1);
765 priv->write(priv, AR8327_REG_LED_CTRL2, led_cfg->led_ctrl2);
766 priv->write(priv, AR8327_REG_LED_CTRL3, led_cfg->led_ctrl3);
769 if (new_pos != pos) {
770 new_pos |= AR8327_POWER_ON_STRIP_POWER_ON_SEL;
771 priv->write(priv, AR8327_REG_POWER_ON_STRIP, new_pos);
774 bus = priv->phy->bus;
775 for (i = 0; i < AR8327_NUM_PHYS; i++) {
776 ar8327_phy_fixup(priv, i);
778 /* start aneg on the PHY */
779 mdiobus_write(bus, i, MII_ADVERTISE, ADVERTISE_ALL |
780 ADVERTISE_PAUSE_CAP |
781 ADVERTISE_PAUSE_ASYM);
782 mdiobus_write(bus, i, MII_CTRL1000, ADVERTISE_1000FULL);
783 mdiobus_write(bus, i, MII_BMCR, BMCR_RESET | BMCR_ANENABLE);
792 ar8327_init_globals(struct ar8216_priv *priv)
796 /* enable CPU port and disable mirror port */
797 t = AR8327_FWD_CTRL0_CPU_PORT_EN |
798 AR8327_FWD_CTRL0_MIRROR_PORT;
799 priv->write(priv, AR8327_REG_FWD_CTRL0, t);
801 /* forward multicast and broadcast frames to CPU */
802 t = (AR8327_PORTS_ALL << AR8327_FWD_CTRL1_UC_FLOOD_S) |
803 (AR8327_PORTS_ALL << AR8327_FWD_CTRL1_MC_FLOOD_S) |
804 (AR8327_PORTS_ALL << AR8327_FWD_CTRL1_BC_FLOOD_S);
805 priv->write(priv, AR8327_REG_FWD_CTRL1, t);
808 ar8216_rmw(priv, AR8327_REG_MAX_FRAME_SIZE,
809 AR8327_MAX_FRAME_SIZE_MTU, 1518 + 8 + 2);
813 ar8327_init_cpuport(struct ar8216_priv *priv)
815 struct ar8327_platform_data *pdata;
816 struct ar8327_port_cfg *cfg;
819 pdata = priv->phy->dev.platform_data;
823 cfg = &pdata->cpuport_cfg;
824 if (!cfg->force_link) {
825 priv->write(priv, AR8327_REG_PORT_STATUS(AR8216_PORT_CPU),
826 AR8216_PORT_STATUS_LINK_AUTO);
830 t = AR8216_PORT_STATUS_TXMAC | AR8216_PORT_STATUS_RXMAC;
831 t |= cfg->duplex ? AR8216_PORT_STATUS_DUPLEX : 0;
832 t |= cfg->rxpause ? AR8216_PORT_STATUS_RXFLOW : 0;
833 t |= cfg->txpause ? AR8216_PORT_STATUS_TXFLOW : 0;
834 switch (cfg->speed) {
835 case AR8327_PORT_SPEED_10:
836 t |= AR8216_PORT_SPEED_10M;
838 case AR8327_PORT_SPEED_100:
839 t |= AR8216_PORT_SPEED_100M;
841 case AR8327_PORT_SPEED_1000:
842 t |= AR8216_PORT_SPEED_1000M;
846 priv->write(priv, AR8327_REG_PORT_STATUS(AR8216_PORT_CPU), t);
850 ar8327_init_port(struct ar8216_priv *priv, int port)
854 if (port == AR8216_PORT_CPU) {
855 ar8327_init_cpuport(priv);
857 t = AR8216_PORT_STATUS_LINK_AUTO;
858 priv->write(priv, AR8327_REG_PORT_STATUS(port), t);
861 priv->write(priv, AR8327_REG_PORT_HEADER(port), 0);
863 priv->write(priv, AR8327_REG_PORT_VLAN0(port), 0);
865 t = AR8327_PORT_VLAN1_OUT_MODE_UNTOUCH << AR8327_PORT_VLAN1_OUT_MODE_S;
866 priv->write(priv, AR8327_REG_PORT_VLAN1(port), t);
868 t = AR8327_PORT_LOOKUP_LEARN;
869 t |= AR8216_PORT_STATE_FORWARD << AR8327_PORT_LOOKUP_STATE_S;
870 priv->write(priv, AR8327_REG_PORT_LOOKUP(port), t);
874 ar8327_read_port_status(struct ar8216_priv *priv, int port)
876 return priv->read(priv, AR8327_REG_PORT_STATUS(port));
880 ar8327_atu_flush(struct ar8216_priv *priv)
884 ret = ar8216_wait_bit(priv, AR8327_REG_ATU_FUNC,
885 AR8327_ATU_FUNC_BUSY, 0);
887 priv->write(priv, AR8327_REG_ATU_FUNC,
888 AR8327_ATU_FUNC_OP_FLUSH);
894 ar8327_vtu_op(struct ar8216_priv *priv, u32 op, u32 val)
896 if (ar8216_wait_bit(priv, AR8327_REG_VTU_FUNC1,
897 AR8327_VTU_FUNC1_BUSY, 0))
900 if ((op & AR8327_VTU_FUNC1_OP) == AR8327_VTU_FUNC1_OP_LOAD)
901 priv->write(priv, AR8327_REG_VTU_FUNC0, val);
903 op |= AR8327_VTU_FUNC1_BUSY;
904 priv->write(priv, AR8327_REG_VTU_FUNC1, op);
908 ar8327_vtu_flush(struct ar8216_priv *priv)
910 ar8327_vtu_op(priv, AR8327_VTU_FUNC1_OP_FLUSH, 0);
914 ar8327_vtu_load_vlan(struct ar8216_priv *priv, u32 vid, u32 port_mask)
920 op = AR8327_VTU_FUNC1_OP_LOAD | (vid << AR8327_VTU_FUNC1_VID_S);
921 val = AR8327_VTU_FUNC0_VALID | AR8327_VTU_FUNC0_IVL;
922 for (i = 0; i < AR8327_NUM_PORTS; i++) {
925 if ((port_mask & BIT(i)) == 0)
926 mode = AR8327_VTU_FUNC0_EG_MODE_NOT;
927 else if (priv->vlan == 0)
928 mode = AR8327_VTU_FUNC0_EG_MODE_KEEP;
929 else if (priv->vlan_tagged & BIT(i))
930 mode = AR8327_VTU_FUNC0_EG_MODE_TAG;
932 mode = AR8327_VTU_FUNC0_EG_MODE_UNTAG;
934 val |= mode << AR8327_VTU_FUNC0_EG_MODE_S(i);
936 ar8327_vtu_op(priv, op, val);
940 ar8327_setup_port(struct ar8216_priv *priv, int port, u32 egress, u32 ingress,
941 u32 members, u32 pvid)
946 t = pvid << AR8327_PORT_VLAN0_DEF_SVID_S;
947 t |= pvid << AR8327_PORT_VLAN0_DEF_CVID_S;
948 priv->write(priv, AR8327_REG_PORT_VLAN0(port), t);
950 mode = AR8327_PORT_VLAN1_OUT_MODE_UNMOD;
952 case AR8216_OUT_KEEP:
953 mode = AR8327_PORT_VLAN1_OUT_MODE_UNTOUCH;
955 case AR8216_OUT_STRIP_VLAN:
956 mode = AR8327_PORT_VLAN1_OUT_MODE_UNTAG;
958 case AR8216_OUT_ADD_VLAN:
959 mode = AR8327_PORT_VLAN1_OUT_MODE_TAG;
963 t = AR8327_PORT_VLAN1_PORT_VLAN_PROP;
964 t |= mode << AR8327_PORT_VLAN1_OUT_MODE_S;
965 priv->write(priv, AR8327_REG_PORT_VLAN1(port), t);
968 t |= AR8327_PORT_LOOKUP_LEARN;
969 t |= ingress << AR8327_PORT_LOOKUP_IN_MODE_S;
970 t |= AR8216_PORT_STATE_FORWARD << AR8327_PORT_LOOKUP_STATE_S;
971 priv->write(priv, AR8327_REG_PORT_LOOKUP(port), t);
974 static const struct ar8xxx_chip ar8327_chip = {
975 .caps = AR8XXX_CAP_GIGE,
976 .hw_init = ar8327_hw_init,
977 .init_globals = ar8327_init_globals,
978 .init_port = ar8327_init_port,
979 .setup_port = ar8327_setup_port,
980 .read_port_status = ar8327_read_port_status,
981 .atu_flush = ar8327_atu_flush,
982 .vtu_flush = ar8327_vtu_flush,
983 .vtu_load_vlan = ar8327_vtu_load_vlan,
987 ar8216_sw_set_vlan(struct switch_dev *dev, const struct switch_attr *attr,
988 struct switch_val *val)
990 struct ar8216_priv *priv = to_ar8216(dev);
991 priv->vlan = !!val->value.i;
996 ar8216_sw_get_vlan(struct switch_dev *dev, const struct switch_attr *attr,
997 struct switch_val *val)
999 struct ar8216_priv *priv = to_ar8216(dev);
1000 val->value.i = priv->vlan;
1006 ar8216_sw_set_pvid(struct switch_dev *dev, int port, int vlan)
1008 struct ar8216_priv *priv = to_ar8216(dev);
1010 /* make sure no invalid PVIDs get set */
1012 if (vlan >= dev->vlans)
1015 priv->pvid[port] = vlan;
1020 ar8216_sw_get_pvid(struct switch_dev *dev, int port, int *vlan)
1022 struct ar8216_priv *priv = to_ar8216(dev);
1023 *vlan = priv->pvid[port];
1028 ar8216_sw_set_vid(struct switch_dev *dev, const struct switch_attr *attr,
1029 struct switch_val *val)
1031 struct ar8216_priv *priv = to_ar8216(dev);
1032 priv->vlan_id[val->port_vlan] = val->value.i;
1037 ar8216_sw_get_vid(struct switch_dev *dev, const struct switch_attr *attr,
1038 struct switch_val *val)
1040 struct ar8216_priv *priv = to_ar8216(dev);
1041 val->value.i = priv->vlan_id[val->port_vlan];
1046 ar8216_sw_get_port_link(struct switch_dev *dev, int port,
1047 struct switch_port_link *link)
1049 struct ar8216_priv *priv = to_ar8216(dev);
1051 ar8216_read_port_link(priv, port, link);
1056 ar8216_sw_get_ports(struct switch_dev *dev, struct switch_val *val)
1058 struct ar8216_priv *priv = to_ar8216(dev);
1059 u8 ports = priv->vlan_table[val->port_vlan];
1063 for (i = 0; i < dev->ports; i++) {
1064 struct switch_port *p;
1066 if (!(ports & (1 << i)))
1069 p = &val->value.ports[val->len++];
1071 if (priv->vlan_tagged & (1 << i))
1072 p->flags = (1 << SWITCH_PORT_FLAG_TAGGED);
1080 ar8216_sw_set_ports(struct switch_dev *dev, struct switch_val *val)
1082 struct ar8216_priv *priv = to_ar8216(dev);
1083 u8 *vt = &priv->vlan_table[val->port_vlan];
1087 for (i = 0; i < val->len; i++) {
1088 struct switch_port *p = &val->value.ports[i];
1090 if (p->flags & (1 << SWITCH_PORT_FLAG_TAGGED)) {
1091 priv->vlan_tagged |= (1 << p->id);
1093 priv->vlan_tagged &= ~(1 << p->id);
1094 priv->pvid[p->id] = val->port_vlan;
1096 /* make sure that an untagged port does not
1097 * appear in other vlans */
1098 for (j = 0; j < AR8X16_MAX_VLANS; j++) {
1099 if (j == val->port_vlan)
1101 priv->vlan_table[j] &= ~(1 << p->id);
1111 ar8216_sw_hw_apply(struct switch_dev *dev)
1113 struct ar8216_priv *priv = to_ar8216(dev);
1114 u8 portmask[AR8X16_MAX_PORTS];
1117 mutex_lock(&priv->reg_mutex);
1118 /* flush all vlan translation unit entries */
1119 priv->chip->vtu_flush(priv);
1121 memset(portmask, 0, sizeof(portmask));
1123 /* calculate the port destination masks and load vlans
1124 * into the vlan translation unit */
1125 for (j = 0; j < AR8X16_MAX_VLANS; j++) {
1126 u8 vp = priv->vlan_table[j];
1131 for (i = 0; i < dev->ports; i++) {
1134 portmask[i] |= vp & ~mask;
1137 priv->chip->vtu_load_vlan(priv, priv->vlan_id[j],
1138 priv->vlan_table[j]);
1142 * isolate all ports, but connect them to the cpu port */
1143 for (i = 0; i < dev->ports; i++) {
1144 if (i == AR8216_PORT_CPU)
1147 portmask[i] = 1 << AR8216_PORT_CPU;
1148 portmask[AR8216_PORT_CPU] |= (1 << i);
1152 /* update the port destination mask registers and tag settings */
1153 for (i = 0; i < dev->ports; i++) {
1154 int egress, ingress;
1158 pvid = priv->vlan_id[priv->pvid[i]];
1159 if (priv->vlan_tagged & (1 << i))
1160 egress = AR8216_OUT_ADD_VLAN;
1162 egress = AR8216_OUT_STRIP_VLAN;
1163 ingress = AR8216_IN_SECURE;
1166 egress = AR8216_OUT_KEEP;
1167 ingress = AR8216_IN_PORT_ONLY;
1170 priv->chip->setup_port(priv, i, egress, ingress, portmask[i],
1173 mutex_unlock(&priv->reg_mutex);
1178 ar8216_sw_reset_switch(struct switch_dev *dev)
1180 struct ar8216_priv *priv = to_ar8216(dev);
1183 mutex_lock(&priv->reg_mutex);
1184 memset(&priv->vlan, 0, sizeof(struct ar8216_priv) -
1185 offsetof(struct ar8216_priv, vlan));
1187 for (i = 0; i < AR8X16_MAX_VLANS; i++)
1188 priv->vlan_id[i] = i;
1190 /* Configure all ports */
1191 for (i = 0; i < dev->ports; i++)
1192 priv->chip->init_port(priv, i);
1194 priv->chip->init_globals(priv);
1195 mutex_unlock(&priv->reg_mutex);
1197 return ar8216_sw_hw_apply(dev);
1200 static struct switch_attr ar8216_globals[] = {
1202 .type = SWITCH_TYPE_INT,
1203 .name = "enable_vlan",
1204 .description = "Enable VLAN mode",
1205 .set = ar8216_sw_set_vlan,
1206 .get = ar8216_sw_get_vlan,
1211 static struct switch_attr ar8216_port[] = {
1214 static struct switch_attr ar8216_vlan[] = {
1216 .type = SWITCH_TYPE_INT,
1218 .description = "VLAN ID (0-4094)",
1219 .set = ar8216_sw_set_vid,
1220 .get = ar8216_sw_get_vid,
1225 static const struct switch_dev_ops ar8216_sw_ops = {
1227 .attr = ar8216_globals,
1228 .n_attr = ARRAY_SIZE(ar8216_globals),
1231 .attr = ar8216_port,
1232 .n_attr = ARRAY_SIZE(ar8216_port),
1235 .attr = ar8216_vlan,
1236 .n_attr = ARRAY_SIZE(ar8216_vlan),
1238 .get_port_pvid = ar8216_sw_get_pvid,
1239 .set_port_pvid = ar8216_sw_set_pvid,
1240 .get_vlan_ports = ar8216_sw_get_ports,
1241 .set_vlan_ports = ar8216_sw_set_ports,
1242 .apply_config = ar8216_sw_hw_apply,
1243 .reset_switch = ar8216_sw_reset_switch,
1244 .get_port_link = ar8216_sw_get_port_link,
1248 ar8216_id_chip(struct ar8216_priv *priv)
1254 val = ar8216_mii_read(priv, AR8216_REG_CTRL);
1258 id = val & (AR8216_CTRL_REVISION | AR8216_CTRL_VERSION);
1259 for (i = 0; i < AR8X16_PROBE_RETRIES; i++) {
1262 val = ar8216_mii_read(priv, AR8216_REG_CTRL);
1266 t = val & (AR8216_CTRL_REVISION | AR8216_CTRL_VERSION);
1271 priv->chip_ver = (id & AR8216_CTRL_VERSION) >> AR8216_CTRL_VERSION_S;
1272 priv->chip_rev = (id & AR8216_CTRL_REVISION);
1274 switch (priv->chip_ver) {
1275 case AR8XXX_VER_AR8216:
1276 priv->chip = &ar8216_chip;
1278 case AR8XXX_VER_AR8236:
1279 priv->chip = &ar8236_chip;
1281 case AR8XXX_VER_AR8316:
1282 priv->chip = &ar8316_chip;
1284 case AR8XXX_VER_AR8327:
1285 priv->mii_lo_first = true;
1286 priv->chip = &ar8327_chip;
1290 "ar8216: Unknown Atheros device [ver=%d, rev=%d, phy_id=%04x%04x]\n",
1291 priv->chip_ver, priv->chip_rev,
1292 mdiobus_read(priv->phy->bus, priv->phy->addr, 2),
1293 mdiobus_read(priv->phy->bus, priv->phy->addr, 3));
1302 ar8216_config_init(struct phy_device *pdev)
1304 struct ar8216_priv *priv = pdev->priv;
1305 struct net_device *dev = pdev->attached_dev;
1306 struct switch_dev *swdev;
1310 priv = kzalloc(sizeof(struct ar8216_priv), GFP_KERNEL);
1317 ret = ar8216_id_chip(priv);
1321 if (pdev->addr != 0) {
1322 if (ar8xxx_has_gige(priv)) {
1323 pdev->supported |= SUPPORTED_1000baseT_Full;
1324 pdev->advertising |= ADVERTISED_1000baseT_Full;
1327 if (chip_is_ar8316(priv)) {
1328 /* check if we're attaching to the switch twice */
1329 pdev = pdev->bus->phy_map[0];
1335 /* switch device has not been initialized, reuse priv */
1337 priv->port4_phy = true;
1344 /* switch device has been initialized, reinit */
1346 priv->dev.ports = (AR8216_NUM_PORTS - 1);
1347 priv->initialized = false;
1348 priv->port4_phy = true;
1349 ar8316_hw_init(priv);
1357 if (ar8xxx_has_gige(priv))
1358 pdev->supported = SUPPORTED_1000baseT_Full;
1360 pdev->supported = SUPPORTED_100baseT_Full;
1361 pdev->advertising = pdev->supported;
1363 mutex_init(&priv->reg_mutex);
1364 priv->read = ar8216_mii_read;
1365 priv->write = ar8216_mii_write;
1370 swdev->cpu_port = AR8216_PORT_CPU;
1371 swdev->ops = &ar8216_sw_ops;
1372 swdev->ports = AR8216_NUM_PORTS;
1374 if (chip_is_ar8316(priv)) {
1375 swdev->name = "Atheros AR8316";
1376 swdev->vlans = AR8X16_MAX_VLANS;
1378 if (priv->port4_phy) {
1379 /* port 5 connected to the other mac, therefore unusable */
1380 swdev->ports = (AR8216_NUM_PORTS - 1);
1382 } else if (chip_is_ar8236(priv)) {
1383 swdev->name = "Atheros AR8236";
1384 swdev->vlans = AR8216_NUM_VLANS;
1385 swdev->ports = AR8216_NUM_PORTS;
1386 } else if (chip_is_ar8327(priv)) {
1387 swdev->name = "Atheros AR8327";
1388 swdev->vlans = AR8X16_MAX_VLANS;
1389 swdev->ports = AR8327_NUM_PORTS;
1391 swdev->name = "Atheros AR8216";
1392 swdev->vlans = AR8216_NUM_VLANS;
1395 ret = register_switch(&priv->dev, pdev->attached_dev);
1399 printk(KERN_INFO "%s: %s switch driver attached.\n",
1400 pdev->attached_dev->name, swdev->name);
1404 ret = priv->chip->hw_init(priv);
1408 ret = ar8216_sw_reset_switch(&priv->dev);
1412 dev->phy_ptr = priv;
1414 /* VID fixup only needed on ar8216 */
1415 if (chip_is_ar8216(priv) && pdev->addr == 0) {
1416 dev->priv_flags |= IFF_NO_IP_ALIGN;
1417 dev->eth_mangle_rx = ar8216_mangle_rx;
1418 dev->eth_mangle_tx = ar8216_mangle_tx;
1431 ar8216_read_status(struct phy_device *phydev)
1433 struct ar8216_priv *priv = phydev->priv;
1434 struct switch_port_link link;
1437 if (phydev->addr != 0)
1438 return genphy_read_status(phydev);
1440 ar8216_read_port_link(priv, phydev->addr, &link);
1441 phydev->link = !!link.link;
1445 switch (link.speed) {
1446 case SWITCH_PORT_SPEED_10:
1447 phydev->speed = SPEED_10;
1449 case SWITCH_PORT_SPEED_100:
1450 phydev->speed = SPEED_100;
1452 case SWITCH_PORT_SPEED_1000:
1453 phydev->speed = SPEED_1000;
1458 phydev->duplex = link.duplex ? DUPLEX_FULL : DUPLEX_HALF;
1460 /* flush the address translation unit */
1461 mutex_lock(&priv->reg_mutex);
1462 ret = priv->chip->atu_flush(priv);
1463 mutex_unlock(&priv->reg_mutex);
1465 phydev->state = PHY_RUNNING;
1466 netif_carrier_on(phydev->attached_dev);
1467 phydev->adjust_link(phydev->attached_dev);
1473 ar8216_config_aneg(struct phy_device *phydev)
1475 if (phydev->addr == 0)
1478 return genphy_config_aneg(phydev);
1482 ar8216_probe(struct phy_device *pdev)
1484 struct ar8216_priv *priv;
1487 priv = kzalloc(sizeof(struct ar8216_priv), GFP_KERNEL);
1493 ret = ar8216_id_chip(priv);
1500 ar8216_remove(struct phy_device *pdev)
1502 struct ar8216_priv *priv = pdev->priv;
1503 struct net_device *dev = pdev->attached_dev;
1508 dev->priv_flags &= ~IFF_NO_IP_ALIGN;
1509 dev->eth_mangle_rx = NULL;
1510 dev->eth_mangle_tx = NULL;
1512 if (pdev->addr == 0)
1513 unregister_switch(&priv->dev);
1517 static struct phy_driver ar8216_driver = {
1518 .phy_id = 0x004d0000,
1519 .name = "Atheros AR8216/AR8236/AR8316",
1520 .phy_id_mask = 0xffff0000,
1521 .features = PHY_BASIC_FEATURES,
1522 .probe = ar8216_probe,
1523 .remove = ar8216_remove,
1524 .config_init = &ar8216_config_init,
1525 .config_aneg = &ar8216_config_aneg,
1526 .read_status = &ar8216_read_status,
1527 .driver = { .owner = THIS_MODULE },
1533 return phy_driver_register(&ar8216_driver);
1539 phy_driver_unregister(&ar8216_driver);
1542 module_init(ar8216_init);
1543 module_exit(ar8216_exit);
1544 MODULE_LICENSE("GPL");