1 // SPDX-License-Identifier: GPL-2.0-or-later OR MIT
2 #include <dt-bindings/clock/ath79-clk.h>
6 compatible = "qca,ar7240";
12 bootargs = "console=ttyS0,115200";
21 compatible = "mips,mips24Kc";
22 clocks = <&pll ATH79_CLK_CPU>;
29 ddr_ctrl: memory-controller@18000000 {
30 compatible = "qca,ar9132-ddr-controller",
31 "qca,ar7240-ddr-controller";
32 reg = <0x18000000 0x100>;
34 #qca,ddr-wb-channel-cells = <1>;
38 compatible = "ns16550a";
39 reg = <0x18020000 0x20>;
42 clocks = <&pll ATH79_CLK_AHB>;
53 compatible = "qca,ar7240-gpio",
55 reg = <0x18040000 0x30>;
64 #interrupt-cells = <2>;
67 pinmux: pinmux@18040028 {
68 compatible = "pinctrl-single";
70 reg = <0x18040028 0x8>;
72 pinctrl-single,bit-per-mux;
73 pinctrl-single,register-width = <32>;
74 pinctrl-single,function-mask = <0x1>;
77 jtag_disable_pins: pinmux_jtag_disable_pins {
78 pinctrl-single,bits = <0x0 0x1 0x1>;
82 pll: pll-controller@18050000 {
83 compatible = "qca,ar7240-pll", "syscon";
84 reg = <0x18050000 0x3c>;
87 /* The board must provides the ref clock */
90 clock-output-names = "cpu", "ddr", "ahb";
94 compatible = "qca,ar7130-wdt";
95 reg = <0x18060008 0x8>;
99 clocks = <&pll ATH79_CLK_AHB>;
103 rst: reset-controller@1806001c {
104 compatible = "qca,ar7240-reset",
106 reg = <0x1806001c 0x4>;
111 pcie: pcie-controller@180c0000 {
112 compatible = "qcom,ar7240-pci";
113 #address-cells = <3>;
115 bus-range = <0x0 0x0>;
116 reg = <0x180c0000 0x1000>, /* CRP */
117 <0x180f0000 0x100>, /* CTRL */
118 <0x14000000 0x1000>; /* CFG */
119 reg-names = "crp_base", "ctrl_base", "cfg_base";
120 ranges = <0x2000000 0 0x10000000 0x10000000 0 0x04000000 /* pci memory */
121 0x1000000 0 0x00000000 0x0000000 0 0x000001>; /* io space */
122 interrupt-parent = <&cpuintc>;
125 interrupt-controller;
126 #interrupt-cells = <1>;
128 interrupt-map-mask = <0 0 0 1>;
129 interrupt-map = <0 0 0 0 &pcie 0>;
135 compatible = "qca,ar7240-spi",
137 reg = <0x1f000000 0x10>;
139 clocks = <&pll ATH79_CLK_AHB>;
144 #address-cells = <1>;
151 qca,ddr-wb-channel-interrupts = <2>, <3>, <4>, <5>;
152 qca,ddr-wb-channels = <&ddr_ctrl 3>, <&ddr_ctrl 2>,
153 <&ddr_ctrl 0>, <&ddr_ctrl 1>;