ar71xx: fix AR934X clock frequency calculation
[oweals/openwrt.git] / target / linux / ar71xx / files / arch / mips / ar71xx / setup.c
1 /*
2  *  Atheros AR71xx SoC specific setup
3  *
4  *  Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
5  *  Copyright (C) 2008-2009 Gabor Juhos <juhosg@openwrt.org>
6  *  Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7  *
8  *  Parts of this file are based on Atheros 2.6.15 BSP
9  *  Parts of this file are based on Atheros 2.6.31 BSP
10  *
11  *  This program is free software; you can redistribute it and/or modify it
12  *  under the terms of the GNU General Public License version 2 as published
13  *  by the Free Software Foundation.
14  */
15
16 #include <linux/kernel.h>
17 #include <linux/init.h>
18 #include <linux/bootmem.h>
19
20 #include <asm/bootinfo.h>
21 #include <asm/time.h>           /* for mips_hpt_frequency */
22 #include <asm/reboot.h>         /* for _machine_{restart,halt} */
23 #include <asm/mips_machine.h>
24
25 #include <asm/mach-ar71xx/ar71xx.h>
26
27 #include "machtype.h"
28 #include "devices.h"
29
30 #define AR71XX_SYS_TYPE_LEN     64
31
32 u32 ar71xx_cpu_freq;
33 EXPORT_SYMBOL_GPL(ar71xx_cpu_freq);
34
35 u32 ar71xx_ahb_freq;
36 EXPORT_SYMBOL_GPL(ar71xx_ahb_freq);
37
38 u32 ar71xx_ddr_freq;
39 EXPORT_SYMBOL_GPL(ar71xx_ddr_freq);
40
41 u32 ar71xx_ref_freq;
42 EXPORT_SYMBOL_GPL(ar71xx_ref_freq);
43
44 enum ar71xx_soc_type ar71xx_soc;
45 EXPORT_SYMBOL_GPL(ar71xx_soc);
46
47 u32 ar71xx_soc_rev;
48 EXPORT_SYMBOL_GPL(ar71xx_soc_rev);
49
50 static char ar71xx_sys_type[AR71XX_SYS_TYPE_LEN];
51
52 static void ar71xx_restart(char *command)
53 {
54         ar71xx_device_stop(RESET_MODULE_FULL_CHIP);
55         for (;;)
56                 if (cpu_wait)
57                         cpu_wait();
58 }
59
60 static void ar71xx_halt(void)
61 {
62         while (1)
63                 cpu_wait();
64 }
65
66 static void __init ar71xx_detect_mem_size(void)
67 {
68         unsigned long size;
69
70         for (size = AR71XX_MEM_SIZE_MIN; size < AR71XX_MEM_SIZE_MAX;
71              size <<= 1) {
72                 if (!memcmp(ar71xx_detect_mem_size,
73                             ar71xx_detect_mem_size + size, 1024))
74                         break;
75         }
76
77         add_memory_region(0, size, BOOT_MEM_RAM);
78 }
79
80 static void __init ar71xx_detect_sys_type(void)
81 {
82         char *chip = "????";
83         u32 id;
84         u32 major;
85         u32 minor;
86         u32 rev = 0;
87
88         id = ar71xx_reset_rr(AR71XX_RESET_REG_REV_ID);
89         major = id & REV_ID_MAJOR_MASK;
90
91         switch (major) {
92         case REV_ID_MAJOR_AR71XX:
93                 minor = id & AR71XX_REV_ID_MINOR_MASK;
94                 rev = id >> AR71XX_REV_ID_REVISION_SHIFT;
95                 rev &= AR71XX_REV_ID_REVISION_MASK;
96                 switch (minor) {
97                 case AR71XX_REV_ID_MINOR_AR7130:
98                         ar71xx_soc = AR71XX_SOC_AR7130;
99                         chip = "7130";
100                         break;
101
102                 case AR71XX_REV_ID_MINOR_AR7141:
103                         ar71xx_soc = AR71XX_SOC_AR7141;
104                         chip = "7141";
105                         break;
106
107                 case AR71XX_REV_ID_MINOR_AR7161:
108                         ar71xx_soc = AR71XX_SOC_AR7161;
109                         chip = "7161";
110                         break;
111                 }
112                 break;
113
114         case REV_ID_MAJOR_AR7240:
115                 ar71xx_soc = AR71XX_SOC_AR7240;
116                 chip = "7240";
117                 rev = id & AR724X_REV_ID_REVISION_MASK;
118                 break;
119
120         case REV_ID_MAJOR_AR7241:
121                 ar71xx_soc = AR71XX_SOC_AR7241;
122                 chip = "7241";
123                 rev = id & AR724X_REV_ID_REVISION_MASK;
124                 break;
125
126         case REV_ID_MAJOR_AR7242:
127                 ar71xx_soc = AR71XX_SOC_AR7242;
128                 chip = "7242";
129                 rev = id & AR724X_REV_ID_REVISION_MASK;
130                 break;
131
132         case REV_ID_MAJOR_AR913X:
133                 minor = id & AR91XX_REV_ID_MINOR_MASK;
134                 rev = id >> AR91XX_REV_ID_REVISION_SHIFT;
135                 rev &= AR91XX_REV_ID_REVISION_MASK;
136                 switch (minor) {
137                 case AR91XX_REV_ID_MINOR_AR9130:
138                         ar71xx_soc = AR71XX_SOC_AR9130;
139                         chip = "9130";
140                         break;
141
142                 case AR91XX_REV_ID_MINOR_AR9132:
143                         ar71xx_soc = AR71XX_SOC_AR9132;
144                         chip = "9132";
145                         break;
146                 }
147                 break;
148
149         case REV_ID_MAJOR_AR9330:
150                 ar71xx_soc = AR71XX_SOC_AR9330;
151                 chip = "9330";
152                 rev = id & AR933X_REV_ID_REVISION_MASK;
153                 break;
154
155         case REV_ID_MAJOR_AR9331:
156                 ar71xx_soc = AR71XX_SOC_AR9331;
157                 chip = "9331";
158                 rev = id & AR933X_REV_ID_REVISION_MASK;
159                 break;
160
161         case REV_ID_MAJOR_AR9342:
162                 ar71xx_soc = AR71XX_SOC_AR9342;
163                 chip = "9342";
164                 rev = id & AR934X_REV_ID_REVISION_MASK;
165                 break;
166
167         case REV_ID_MAJOR_AR9344:
168                 ar71xx_soc = AR71XX_SOC_AR9344;
169                 chip = "9344";
170                 rev = id & AR934X_REV_ID_REVISION_MASK;
171                 break;
172
173         default:
174                 panic("ar71xx: unknown chip id:0x%08x\n", id);
175         }
176
177         ar71xx_soc_rev = rev;
178
179         sprintf(ar71xx_sys_type, "Atheros AR%s rev %u", chip, rev);
180         pr_info("SoC: %s\n", ar71xx_sys_type);
181 }
182
183 static void __init ar934x_detect_sys_frequency(void)
184 {
185         u32 pll, out_div, ref_div, nint, frac, clk_ctrl, postdiv;
186         u32 cpu_pll, ddr_pll;
187
188         if (ar71xx_reset_rr(AR934X_RESET_REG_BOOTSTRAP) & AR934X_REF_CLK_40)
189                 ar71xx_ref_freq = 40 * 1000 * 1000;
190         else
191                 ar71xx_ref_freq = 25 * 1000 * 1000;
192
193         pll = ar71xx_pll_rr(AR934X_PLL_REG_CPU_CONFIG);
194         out_div = AR934X_CPU_PLL_CFG_OUTDIV_GET(pll);
195         ref_div = AR934X_CPU_PLL_CFG_REFDIV_GET(pll);
196         nint    = AR934X_CPU_PLL_CFG_NINT_GET(pll);
197         frac    = AR934X_CPU_PLL_CFG_NFRAC_GET(pll);
198
199         cpu_pll = nint * ar71xx_ref_freq / ref_div;
200         cpu_pll += frac * ar71xx_ref_freq / (ref_div * (2 << 6));
201         cpu_pll /= (1 << out_div);
202
203         pll = ar71xx_pll_rr(AR934X_PLL_REG_DDR_CONFIG);
204         out_div = AR934X_DDR_PLL_CFG_OUTDIV_GET(pll);
205         ref_div = AR934X_DDR_PLL_CFG_REFDIV_GET(pll);
206         nint    = AR934X_DDR_PLL_CFG_NINT_GET(pll);
207         frac    = AR934X_DDR_PLL_CFG_NFRAC_GET(pll);
208
209         ddr_pll = nint * ar71xx_ref_freq / ref_div;
210         ddr_pll += frac * ar71xx_ref_freq / (ref_div * (2 << 10));
211         ddr_pll /= (1 << out_div);
212
213         clk_ctrl = ar71xx_pll_rr(AR934X_PLL_REG_DDR_CTRL_CLOCK);
214
215         if (clk_ctrl & AR934X_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS) {
216                 ar71xx_cpu_freq = ar71xx_ref_freq;
217         } else {
218                 postdiv = AR934X_CPU_DDR_CLK_CTRL_CPU_POST_DIV_GET(clk_ctrl);
219
220                 if (clk_ctrl & AR934X_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL)
221                         ar71xx_cpu_freq = cpu_pll / (postdiv + 1);
222                 else
223                         ar71xx_cpu_freq = ddr_pll / (postdiv + 1);
224         }
225
226         if (clk_ctrl & AR934X_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS) {
227                 ar71xx_ddr_freq = ar71xx_ref_freq;
228         } else {
229                 postdiv = AR934X_CPU_DDR_CLK_CTRL_DDR_POST_DIV_GET(clk_ctrl);
230
231                 if (clk_ctrl & AR934X_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL)
232                         ar71xx_ddr_freq = ddr_pll / (postdiv + 1);
233                 else
234                         ar71xx_ddr_freq = cpu_pll / (postdiv + 1);
235         }
236
237         if (clk_ctrl & AR934X_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS) {
238                 ar71xx_ahb_freq = ar71xx_ref_freq;
239         } else {
240                 postdiv = AR934X_CPU_DDR_CLK_CTRL_AHB_POST_DIV_GET(clk_ctrl);
241
242                 if (clk_ctrl & AR934X_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL)
243                         ar71xx_ahb_freq = ddr_pll / (postdiv + 1);
244                 else
245                         ar71xx_ahb_freq = cpu_pll / (postdiv + 1);
246         }
247 }
248
249 static void __init ar91xx_detect_sys_frequency(void)
250 {
251         u32 pll;
252         u32 freq;
253         u32 div;
254
255         ar71xx_ref_freq = 5 * 1000 * 1000;
256
257         pll = ar71xx_pll_rr(AR91XX_PLL_REG_CPU_CONFIG);
258
259         div = ((pll >> AR91XX_PLL_DIV_SHIFT) & AR91XX_PLL_DIV_MASK);
260         freq = div * ar71xx_ref_freq;
261
262         ar71xx_cpu_freq = freq;
263
264         div = ((pll >> AR91XX_DDR_DIV_SHIFT) & AR91XX_DDR_DIV_MASK) + 1;
265         ar71xx_ddr_freq = freq / div;
266
267         div = (((pll >> AR91XX_AHB_DIV_SHIFT) & AR91XX_AHB_DIV_MASK) + 1) * 2;
268         ar71xx_ahb_freq = ar71xx_cpu_freq / div;
269 }
270
271 static void __init ar71xx_detect_sys_frequency(void)
272 {
273         u32 pll;
274         u32 freq;
275         u32 div;
276
277         ar71xx_ref_freq = 40 * 1000 * 1000;
278
279         pll = ar71xx_pll_rr(AR71XX_PLL_REG_CPU_CONFIG);
280
281         div = ((pll >> AR71XX_PLL_DIV_SHIFT) & AR71XX_PLL_DIV_MASK) + 1;
282         freq = div * ar71xx_ref_freq;
283
284         div = ((pll >> AR71XX_CPU_DIV_SHIFT) & AR71XX_CPU_DIV_MASK) + 1;
285         ar71xx_cpu_freq = freq / div;
286
287         div = ((pll >> AR71XX_DDR_DIV_SHIFT) & AR71XX_DDR_DIV_MASK) + 1;
288         ar71xx_ddr_freq = freq / div;
289
290         div = (((pll >> AR71XX_AHB_DIV_SHIFT) & AR71XX_AHB_DIV_MASK) + 1) * 2;
291         ar71xx_ahb_freq = ar71xx_cpu_freq / div;
292 }
293
294 static void __init ar724x_detect_sys_frequency(void)
295 {
296         u32 pll;
297         u32 freq;
298         u32 div;
299
300         ar71xx_ref_freq = 5 * 1000 * 1000;
301
302         pll = ar71xx_pll_rr(AR724X_PLL_REG_CPU_CONFIG);
303
304         div = ((pll >> AR724X_PLL_DIV_SHIFT) & AR724X_PLL_DIV_MASK);
305         freq = div * ar71xx_ref_freq;
306
307         div = ((pll >> AR724X_PLL_REF_DIV_SHIFT) & AR724X_PLL_REF_DIV_MASK);
308         freq *= div;
309
310         ar71xx_cpu_freq = freq;
311
312         div = ((pll >> AR724X_DDR_DIV_SHIFT) & AR724X_DDR_DIV_MASK) + 1;
313         ar71xx_ddr_freq = freq / div;
314
315         div = (((pll >> AR724X_AHB_DIV_SHIFT) & AR724X_AHB_DIV_MASK) + 1) * 2;
316         ar71xx_ahb_freq = ar71xx_cpu_freq / div;
317 }
318
319 static void __init ar933x_detect_sys_frequency(void)
320 {
321         u32 clock_ctrl;
322         u32 cpu_config;
323         u32 freq;
324         u32 t;
325
326         t = ar71xx_reset_rr(AR933X_RESET_REG_BOOTSTRAP);
327         if (t & AR933X_BOOTSTRAP_REF_CLK_40)
328                 ar71xx_ref_freq = (40 * 1000 * 1000);
329         else
330                 ar71xx_ref_freq = (25 * 1000 * 1000);
331
332         clock_ctrl = ar71xx_pll_rr(AR933X_PLL_CLOCK_CTRL_REG);
333         if (clock_ctrl & AR933X_PLL_CLOCK_CTRL_BYPASS) {
334                 ar71xx_cpu_freq = ar71xx_ref_freq;
335                 ar71xx_ahb_freq = ar71xx_ref_freq;
336                 ar71xx_ddr_freq = ar71xx_ref_freq;
337         } else {
338                 cpu_config = ar71xx_pll_rr(AR933X_PLL_CPU_CONFIG_REG);
339
340                 t = (cpu_config >> AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
341                     AR933X_PLL_CPU_CONFIG_REFDIV_MASK;
342                 freq = ar71xx_ref_freq / t;
343
344                 t = (cpu_config >> AR933X_PLL_CPU_CONFIG_NINT_SHIFT) &
345                     AR933X_PLL_CPU_CONFIG_NINT_MASK;
346                 freq *= t;
347
348                 t = (cpu_config >> AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
349                     AR933X_PLL_CPU_CONFIG_OUTDIV_MASK;
350                 if (t == 0)
351                         t = 1;
352
353                 freq >>= t;
354
355                 t = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT) &
356                      AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK) + 1;
357                 ar71xx_cpu_freq = freq / t;
358
359                 t = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT) &
360                       AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK) + 1;
361                 ar71xx_ddr_freq = freq / t;
362
363                 t = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT) &
364                      AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK) + 1;
365                 ar71xx_ahb_freq = freq / t;
366         }
367 }
368
369 static void __init detect_sys_frequency(void)
370 {
371         switch (ar71xx_soc) {
372         case AR71XX_SOC_AR7130:
373         case AR71XX_SOC_AR7141:
374         case AR71XX_SOC_AR7161:
375                 ar71xx_detect_sys_frequency();
376                 break;
377
378         case AR71XX_SOC_AR7240:
379         case AR71XX_SOC_AR7241:
380         case AR71XX_SOC_AR7242:
381                 ar724x_detect_sys_frequency();
382                 break;
383
384         case AR71XX_SOC_AR9130:
385         case AR71XX_SOC_AR9132:
386                 ar91xx_detect_sys_frequency();
387                 break;
388
389         case AR71XX_SOC_AR9330:
390         case AR71XX_SOC_AR9331:
391                 ar933x_detect_sys_frequency();
392                 break;
393
394         case AR71XX_SOC_AR9341:
395         case AR71XX_SOC_AR9342:
396         case AR71XX_SOC_AR9344:
397                 ar934x_detect_sys_frequency();
398                 break;
399         default:
400                 BUG();
401         }
402 }
403
404 const char *get_system_type(void)
405 {
406         return ar71xx_sys_type;
407 }
408
409 unsigned int __cpuinit get_c0_compare_irq(void)
410 {
411         return CP0_LEGACY_COMPARE_IRQ;
412 }
413
414 void __init plat_mem_setup(void)
415 {
416         set_io_port_base(KSEG1);
417
418         ar71xx_ddr_base = ioremap_nocache(AR71XX_DDR_CTRL_BASE,
419                                                 AR71XX_DDR_CTRL_SIZE);
420
421         ar71xx_pll_base = ioremap_nocache(AR71XX_PLL_BASE,
422                                                 AR71XX_PLL_SIZE);
423
424         ar71xx_reset_base = ioremap_nocache(AR71XX_RESET_BASE,
425                                                 AR71XX_RESET_SIZE);
426
427         ar71xx_gpio_base = ioremap_nocache(AR71XX_GPIO_BASE, AR71XX_GPIO_SIZE);
428
429         ar71xx_usb_ctrl_base = ioremap_nocache(AR71XX_USB_CTRL_BASE,
430                                                 AR71XX_USB_CTRL_SIZE);
431
432         ar71xx_detect_mem_size();
433         ar71xx_detect_sys_type();
434         detect_sys_frequency();
435
436         pr_info("Clocks: CPU:%u.%03uMHz, DDR:%u.%03uMHz, AHB:%u.%03uMHz, "
437                 "Ref:%u.%03uMHz",
438                 ar71xx_cpu_freq / 1000000, (ar71xx_cpu_freq / 1000) % 1000,
439                 ar71xx_ddr_freq / 1000000, (ar71xx_ddr_freq / 1000) % 1000,
440                 ar71xx_ahb_freq / 1000000, (ar71xx_ahb_freq / 1000) % 1000,
441                 ar71xx_ref_freq / 1000000, (ar71xx_ref_freq / 1000) % 1000);
442
443         _machine_restart = ar71xx_restart;
444         _machine_halt = ar71xx_halt;
445         pm_power_off = ar71xx_halt;
446 }
447
448 void __init plat_time_init(void)
449 {
450         mips_hpt_frequency = ar71xx_cpu_freq / 2;
451 }
452
453 __setup("board=", mips_machtype_setup);
454
455 static int __init ar71xx_machine_setup(void)
456 {
457         ar71xx_gpio_init();
458
459         ar71xx_add_device_uart();
460         ar71xx_add_device_wdt();
461
462         mips_machine_setup();
463         return 0;
464 }
465
466 arch_initcall(ar71xx_machine_setup);
467
468 static void __init ar71xx_generic_init(void)
469 {
470         /* Nothing to do */
471 }
472
473 MIPS_MACHINE(AR71XX_MACH_GENERIC, "Generic", "Generic AR71xx board",
474              ar71xx_generic_init);