3 * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
5 * (C) Copyright 2009 Freescale Semiconductor, Inc.
7 * See file CREDITS for list of people who contributed to this
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 #ifndef __FSL_PMIC_H__
27 #define __FSL_PMIC_H__
30 * The registers of different PMIC has the same meaning
31 * but the bit positions of the fields can differ or
32 * some fields has a meaning only on some devices.
33 * You have to check with the internal SPI bitmap
34 * (see Freescale Documentation) to set the registers
35 * for the device you are using
68 REG_SETTING_0, /*30 */
106 #define GPO1EN (1 << 6)
107 #define GPO1STBY (1 << 7)
108 #define GPO2EN (1 << 8)
109 #define GPO2STBY (1 << 9)
110 #define GPO3EN (1 << 10)
111 #define GPO3STBY (1 << 11)
112 #define GPO4EN (1 << 12)
113 #define GPO4STBY (1 << 13)
114 #define PWGT1SPIEN (1 << 15)
115 #define PWGT2SPIEN (1 << 16)
116 #define PWUP (1 << 21)
118 /* Power Control 0 */
119 #define COINCHEN (1 << 23)
120 #define BATTDETEN (1 << 19)
122 /* Interrupt status 1 */
123 #define RTCRSTI (1 << 7)
125 /* MC34708 Definitions */
126 #define SWx_VOLT_MASK_MC34708 0x3F
127 #define SWx_1_250V_MC34708 0x30
128 #define SWx_1_300V_MC34708 0x34
129 #define TIMER_MASK_MC34708 0x300
130 #define TIMER_4S_MC34708 0x100
131 #define VUSBSEL_MC34708 (1 << 2)
132 #define VUSBEN_MC34708 (1 << 3)
133 #define SWBST_CTRL 31
134 #define SWBST_AUTO 0x8