2 * Copyright 2008 Extreme Engineering Solutions, Inc.
3 * Copyright 2007-2008 Freescale Semiconductor, Inc.
5 * SPDX-License-Identifier: GPL-2.0+
9 * xpedite537x board configuration file
15 * High Level Configuration Options
17 #define CONFIG_BOOKE 1 /* BOOKE */
18 #define CONFIG_E500 1 /* BOOKE e500 family */
19 #define CONFIG_MPC8572 1
20 #define CONFIG_XPEDITE5370 1
21 #define CONFIG_SYS_BOARD_NAME "XPedite5370"
22 #define CONFIG_SYS_FORM_3U_VPX 1
23 #define CONFIG_BOARD_EARLY_INIT_R /* Call board_pre_init */
24 #define CONFIG_SYS_GENERIC_BOARD
25 #define CONFIG_DISPLAY_BOARDINFO
27 #ifndef CONFIG_SYS_TEXT_BASE
28 #define CONFIG_SYS_TEXT_BASE 0xfff80000
31 #define CONFIG_PCI 1 /* Enable PCI/PCIE */
32 #define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
33 #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
34 #define CONFIG_PCIE1 1 /* PCIE controler 1 */
35 #define CONFIG_PCIE2 1 /* PCIE controler 2 */
36 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
37 #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
38 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
39 #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
40 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
41 #define CONFIG_FSL_ELBC 1
47 #define CONFIG_BPTR_VIRT_ADDR 0xee000000 /* virt boot page address */
48 #define CONFIG_MPC8xxx_DISABLE_BPTR /* Don't leave BPTR enabled */
53 #define CONFIG_SYS_FSL_DDR2
54 #undef CONFIG_FSL_DDR_INTERACTIVE
55 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
56 #define CONFIG_DDR_SPD
57 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
58 #define SPD_EEPROM_ADDRESS1 0x54 /* Both channels use the */
59 #define SPD_EEPROM_ADDRESS2 0x54 /* same SPD data */
60 #define SPD_EEPROM_OFFSET 0x200 /* OFFSET of SPD in EEPROM */
61 #define CONFIG_NUM_DDR_CONTROLLERS 2
62 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
63 #define CONFIG_CHIP_SELECTS_PER_CTRL 1
64 #define CONFIG_DDR_ECC
65 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
66 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
67 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
68 #define CONFIG_VERY_BIG_RAM
71 extern unsigned long get_board_sys_clk(unsigned long dummy);
72 extern unsigned long get_board_ddr_clk(unsigned long dummy);
75 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
76 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk(0) /* ddrclk for MPC85xx */
79 * These can be toggled for performance analysis, otherwise use default.
81 #define CONFIG_L2_CACHE /* toggle L2 cache */
82 #define CONFIG_BTB /* toggle branch predition */
83 #define CONFIG_ENABLE_36BIT_PHYS 1
85 #define CONFIG_SYS_CCSRBAR 0xef000000
86 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
91 #define CONFIG_SYS_ALT_MEMTEST
92 #define CONFIG_SYS_MEMTEST_START 0x10000000
93 #define CONFIG_SYS_MEMTEST_END 0x20000000
94 #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
96 #define I2C_ADDR_LIST {CONFIG_SYS_I2C_DS1621_ADDR, \
97 CONFIG_SYS_I2C_DS4510_ADDR, \
98 CONFIG_SYS_I2C_EEPROM_ADDR, \
99 CONFIG_SYS_I2C_LM90_ADDR, \
100 CONFIG_SYS_I2C_PCA953X_ADDR0, \
101 CONFIG_SYS_I2C_PCA953X_ADDR1, \
102 CONFIG_SYS_I2C_PCA953X_ADDR2, \
103 CONFIG_SYS_I2C_PCA953X_ADDR3, \
104 CONFIG_SYS_I2C_PEX8518_ADDR, \
105 CONFIG_SYS_I2C_RTC_ADDR}
106 /* The XPedite5370 can host an XMC which has an EEPROM at address 0x50 */
107 #define I2C_ADDR_IGNORE_LIST {0x50}
111 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
112 * 0x8000_0000 0xbfff_ffff PCIe1 Mem 1G non-cacheable
113 * 0xc000_0000 0xcfff_ffff PCIe2 Mem 256M non-cacheable
114 * 0xe000_0000 0xe7ff_ffff SRAM/SSRAM/L1 Cache 128M non-cacheable
115 * 0xe800_0000 0xe87f_ffff PCIe1 IO 8M non-cacheable
116 * 0xe880_0000 0xe8ff_ffff PCIe2 IO 8M non-cacheable
117 * 0xee00_0000 0xee00_ffff Boot page translation 4K non-cacheable
118 * 0xef00_0000 0xef0f_ffff CCSR/IMMR 1M non-cacheable
119 * 0xef80_0000 0xef8f_ffff NAND Flash 1M non-cacheable
120 * 0xf000_0000 0xf7ff_ffff NOR Flash 2 128M non-cacheable
121 * 0xf800_0000 0xffff_ffff NOR Flash 1 128M non-cacheable
124 #define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_8 | LCRR_EADC_3)
127 * NAND flash configuration
129 #define CONFIG_SYS_NAND_BASE 0xef800000
130 #define CONFIG_SYS_NAND_BASE2 0xef840000 /* Unused at this time */
131 #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE, \
132 CONFIG_SYS_NAND_BASE2}
133 #define CONFIG_SYS_MAX_NAND_DEVICE 2
134 #define CONFIG_MTD_NAND_VERIFY_WRITE
135 #define CONFIG_SYS_NAND_QUIET_TEST /* 2nd NAND flash not always populated */
136 #define CONFIG_NAND_FSL_ELBC
139 * NOR flash configuration
141 #define CONFIG_SYS_FLASH_BASE 0xf8000000
142 #define CONFIG_SYS_FLASH_BASE2 0xf0000000
143 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
144 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
145 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
146 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
147 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
148 #define CONFIG_FLASH_CFI_DRIVER
149 #define CONFIG_SYS_FLASH_CFI
150 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
151 #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST { {0xfff40000, 0xc0000}, \
152 {0xf7f40000, 0xc0000} }
153 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
156 * Chip select configuration
158 /* NOR Flash 0 on CS0 */
159 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
162 #define CONFIG_SYS_OR0_PRELIM (OR_AM_128MB | \
171 /* NOR Flash 1 on CS1 */
172 #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FLASH_BASE2 | \
175 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
177 /* NAND flash on CS2 */
178 #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_NAND_BASE | \
179 (2<<BR_DECC_SHIFT) | \
184 /* NAND flash on CS2 */
185 #define CONFIG_SYS_OR2_PRELIM (OR_AM_256KB | \
194 /* NAND flash on CS3 */
195 #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE2 | \
196 (2<<BR_DECC_SHIFT) | \
200 #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
203 * Use L1 as initial stack
205 #define CONFIG_SYS_INIT_RAM_LOCK 1
206 #define CONFIG_SYS_INIT_RAM_ADDR 0xe0000000
207 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
209 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
210 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
212 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
213 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
218 #define CONFIG_CONS_INDEX 1
219 #define CONFIG_SYS_NS16550
220 #define CONFIG_SYS_NS16550_SERIAL
221 #define CONFIG_SYS_NS16550_REG_SIZE 1
222 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
223 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
224 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
225 #define CONFIG_SYS_BAUDRATE_TABLE \
226 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
227 #define CONFIG_BAUDRATE 115200
228 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
229 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
232 * Use the HUSH parser
234 #define CONFIG_SYS_HUSH_PARSER
237 * Pass open firmware flat tree
239 #define CONFIG_OF_LIBFDT 1
240 #define CONFIG_OF_BOARD_SETUP 1
241 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
246 #define CONFIG_SYS_I2C
247 #define CONFIG_SYS_I2C_FSL
248 #define CONFIG_SYS_FSL_I2C_SPEED 400000
249 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
250 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
251 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
252 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
253 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
254 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
256 /* PEX8518 slave I2C interface */
257 #define CONFIG_SYS_I2C_PEX8518_ADDR 0x70
259 /* I2C DS1631 temperature sensor */
260 #define CONFIG_SYS_I2C_DS1621_ADDR 0x48
261 #define CONFIG_DTT_DS1621
262 #define CONFIG_DTT_SENSORS { 0 }
263 #define CONFIG_SYS_I2C_LM90_ADDR 0x4c
265 /* I2C EEPROM - AT24C128B */
266 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
267 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
268 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 64 byte pages */
269 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* take up to 10 msec */
272 #define CONFIG_RTC_M41T11 1
273 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
274 #define CONFIG_SYS_M41T11_BASE_YEAR 2000
276 /* GPIO/EEPROM/SRAM */
277 #define CONFIG_DS4510
278 #define CONFIG_SYS_I2C_DS4510_ADDR 0x51
281 #define CONFIG_PCA953X
282 #define CONFIG_SYS_I2C_PCA953X_ADDR0 0x18
283 #define CONFIG_SYS_I2C_PCA953X_ADDR1 0x1c
284 #define CONFIG_SYS_I2C_PCA953X_ADDR2 0x1e
285 #define CONFIG_SYS_I2C_PCA953X_ADDR3 0x1f
286 #define CONFIG_SYS_I2C_PCA953X_ADDR CONFIG_SYS_I2C_PCA953X_ADDR0
289 * PU = pulled high, PD = pulled low
290 * I = input, O = output, IO = input/output
293 #define CONFIG_SYS_PCA953X_C0_SER0_EN 0x01 /* PU; UART0 enable (1: enabled) */
294 #define CONFIG_SYS_PCA953X_C0_SER0_MODE 0x02 /* PU; UART0 serial mode select */
295 #define CONFIG_SYS_PCA953X_C0_SER1_EN 0x04 /* PU; UART1 enable (1: enabled) */
296 #define CONFIG_SYS_PCA953X_C0_SER1_MODE 0x08 /* PU; UART1 serial mode select */
297 #define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS 0x10 /* PU; Boot flash CS select */
298 #define CONFIG_SYS_PCA953X_NVM_WP 0x20 /* PU; Set to 0 to enable NVM writing */
299 #define CONFIG_SYS_PCA953X_C0_VCORE_VID2 0x40 /* VID2 of ISL6262 */
300 #define CONFIG_SYS_PCA953X_C0_VCORE_VID3 0x80 /* VID3 of ISL6262 */
303 #define CONFIG_SYS_PCA953X_XMC0_ROOT0 0x01 /* PU; Low if XMC is RC */
304 #define CONFIG_SYS_PCA953X_XMC0_MVMR0 0x02 /* XMC EEPROM write protect */
305 #define CONFIG_SYS_PCA953X_XMC0_WAKE 0x04 /* PU; XMC wake */
306 #define CONFIG_SYS_PCA953X_XMC0_BIST 0x08 /* PU; XMC built in self test */
307 #define CONFIG_SYS_PCA953X_XMC_PRESENT 0x10 /* PU; Low if XMC module installed */
308 #define CONFIG_SYS_PCA953X_PMC_PRESENT 0x20 /* PU; Low if PMC module installed */
309 #define CONFIG_SYS_PCA953X_PMC0_MONARCH 0x40 /* PMC monarch mode enable */
310 #define CONFIG_SYS_PCA953X_PMC0_EREADY 0x80 /* PU; PMC PCI eready */
313 #define CONFIG_SYS_PCA953X_P0_GA0 0x01 /* PU; VPX Geographical address */
314 #define CONFIG_SYS_PCA953X_P0_GA1 0x02 /* PU; VPX Geographical address */
315 #define CONFIG_SYS_PCA953X_P0_GA2 0x04 /* PU; VPX Geographical address */
316 #define CONFIG_SYS_PCA953X_P0_GA3 0x08 /* PU; VPX Geographical address */
317 #define CONFIG_SYS_PCA953X_P0_GA4 0x10 /* PU; VPX Geographical address */
318 #define CONFIG_SYS_PCA953X_P0_GAP 0x20 /* PU; tied to VPX P0.GAP */
319 #define CONFIG_SYS_PCA953X_P1_SYSEN 0x80 /* PU; Pulled high; tied to VPX P1.SYSCON */
322 #define CONFIG_SYS_PCA953X_GPIO_VPX0 0x01 /* PU */
323 #define CONFIG_SYS_PCA953X_GPIO_VPX1 0x02 /* PU */
324 #define CONFIG_SYS_PCA953X_GPIO_VPX2 0x04 /* PU */
325 #define CONFIG_SYS_PCA953X_GPIO_VPX3 0x08 /* PU */
326 #define CONFIG_SYS_PCA953X_VPX_FRU_WRCTL 0x10 /* PD; I2C master source for FRU SEEPROM */
330 * Memory space is mapped 1-1, but I/O space must start from 0.
333 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
334 #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
335 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x40000000 /* 1G */
336 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
337 #define CONFIG_SYS_PCIE1_IO_PHYS 0xe8000000
338 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
340 /* PCIE2 - PEX8518 */
341 #define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
342 #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
343 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
344 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
345 #define CONFIG_SYS_PCIE2_IO_PHYS 0xe8800000
346 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 /* 8M */
351 #define CONFIG_TSEC_ENET /* tsec ethernet support */
352 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
353 #define CONFIG_TSEC_TBI
354 #define CONFIG_MII 1 /* MII PHY management */
355 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
356 #define CONFIG_ETHPRIME "eTSEC2"
359 * In-band SGMII auto-negotiation between TBI and BCM5482S PHY fails, force
360 * 1000mbps SGMII link
362 #define CONFIG_TSEC_TBICR_SETTINGS ( \
364 | TBICR_FULL_DUPLEX \
368 #define CONFIG_TSEC1 1
369 #define CONFIG_TSEC1_NAME "eTSEC1"
370 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
371 #define TSEC1_PHY_ADDR 1
372 #define TSEC1_PHYIDX 0
373 #define CONFIG_HAS_ETH0
375 #define CONFIG_TSEC2 1
376 #define CONFIG_TSEC2_NAME "eTSEC2"
377 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
378 #define TSEC2_PHY_ADDR 2
379 #define TSEC2_PHYIDX 0
380 #define CONFIG_HAS_ETH1
383 * Command configuration.
385 #include <config_cmd_default.h>
387 #define CONFIG_CMD_ASKENV
388 #define CONFIG_CMD_DATE
389 #define CONFIG_CMD_DHCP
390 #define CONFIG_CMD_DS4510
391 #define CONFIG_CMD_DS4510_INFO
392 #define CONFIG_CMD_DTT
393 #define CONFIG_CMD_EEPROM
394 #define CONFIG_CMD_ELF
395 #define CONFIG_CMD_FLASH
396 #define CONFIG_CMD_I2C
397 #define CONFIG_CMD_JFFS2
398 #define CONFIG_CMD_MII
399 #define CONFIG_CMD_NAND
400 #define CONFIG_CMD_NET
401 #define CONFIG_CMD_PCA953X
402 #define CONFIG_CMD_PCA953X_INFO
403 #define CONFIG_CMD_PCI
404 #define CONFIG_CMD_PCI_ENUM
405 #define CONFIG_CMD_PING
406 #define CONFIG_CMD_SAVEENV
407 #define CONFIG_CMD_SNTP
408 #define CONFIG_CMD_REGINFO
411 * Miscellaneous configurable options
413 #define CONFIG_SYS_LONGHELP /* undef to save memory */
414 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
415 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
416 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
417 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
418 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
419 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
420 #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
421 #define CONFIG_LOADADDR 0x1000000 /* default location for tftp and bootm */
422 #define CONFIG_BOOTDELAY 3 /* -1 disables auto-boot */
423 #define CONFIG_PANIC_HANG /* do not reset board on panic */
424 #define CONFIG_PREBOOT /* enable preboot variable */
426 #define CONFIG_FIT_VERBOSE 1
427 #define CONFIG_INTEGRITY /* support booting INTEGRITY OS */
430 * For booting Linux, the board info and command line data
431 * have to be in the first 16 MB of memory, since this is
432 * the maximum mapped by the Linux kernel during initialization.
434 #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
435 #define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */
438 * Environment Configuration
440 #define CONFIG_ENV_IS_IN_FLASH 1
441 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k (one sector) for env */
442 #define CONFIG_ENV_SIZE 0x8000
443 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - (256 * 1024))
447 * fff80000 - ffffffff Pri U-Boot (512 KB)
448 * fff40000 - fff7ffff Pri U-Boot Environment (256 KB)
449 * fff00000 - fff3ffff Pri FDT (256KB)
450 * fef00000 - ffefffff Pri OS image (16MB)
451 * f8000000 - feefffff Pri OS Use/Filesystem (111MB)
453 * f7f80000 - f7ffffff Sec U-Boot (512 KB)
454 * f7f40000 - f7f7ffff Sec U-Boot Environment (256 KB)
455 * f7f00000 - f7f3ffff Sec FDT (256KB)
456 * f6f00000 - f7efffff Sec OS image (16MB)
457 * f0000000 - f6efffff Sec OS Use/Filesystem (111MB)
459 #define CONFIG_UBOOT1_ENV_ADDR __stringify(0xfff80000)
460 #define CONFIG_UBOOT2_ENV_ADDR __stringify(0xf7f80000)
461 #define CONFIG_FDT1_ENV_ADDR __stringify(0xfff00000)
462 #define CONFIG_FDT2_ENV_ADDR __stringify(0xf7f00000)
463 #define CONFIG_OS1_ENV_ADDR __stringify(0xfef00000)
464 #define CONFIG_OS2_ENV_ADDR __stringify(0xf6f00000)
466 #define CONFIG_PROG_UBOOT1 \
467 "$download_cmd $loadaddr $ubootfile; " \
468 "if test $? -eq 0; then " \
469 "protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
470 "erase "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
471 "cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; " \
472 "protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
473 "cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; " \
474 "if test $? -ne 0; then " \
475 "echo PROGRAM FAILED; " \
477 "echo PROGRAM SUCCEEDED; " \
480 "echo DOWNLOAD FAILED; " \
483 #define CONFIG_PROG_UBOOT2 \
484 "$download_cmd $loadaddr $ubootfile; " \
485 "if test $? -eq 0; then " \
486 "protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
487 "erase "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
488 "cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; " \
489 "protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
490 "cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; " \
491 "if test $? -ne 0; then " \
492 "echo PROGRAM FAILED; " \
494 "echo PROGRAM SUCCEEDED; " \
497 "echo DOWNLOAD FAILED; " \
500 #define CONFIG_BOOT_OS_NET \
501 "$download_cmd $osaddr $osfile; " \
502 "if test $? -eq 0; then " \
503 "if test -n $fdtaddr; then " \
504 "$download_cmd $fdtaddr $fdtfile; " \
505 "if test $? -eq 0; then " \
506 "bootm $osaddr - $fdtaddr; " \
508 "echo FDT DOWNLOAD FAILED; " \
514 "echo OS DOWNLOAD FAILED; " \
517 #define CONFIG_PROG_OS1 \
518 "$download_cmd $osaddr $osfile; " \
519 "if test $? -eq 0; then " \
520 "erase "CONFIG_OS1_ENV_ADDR" +$filesize; " \
521 "cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \
522 "cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \
523 "if test $? -ne 0; then " \
524 "echo OS PROGRAM FAILED; " \
526 "echo OS PROGRAM SUCCEEDED; " \
529 "echo OS DOWNLOAD FAILED; " \
532 #define CONFIG_PROG_OS2 \
533 "$download_cmd $osaddr $osfile; " \
534 "if test $? -eq 0; then " \
535 "erase "CONFIG_OS2_ENV_ADDR" +$filesize; " \
536 "cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \
537 "cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \
538 "if test $? -ne 0; then " \
539 "echo OS PROGRAM FAILED; " \
541 "echo OS PROGRAM SUCCEEDED; " \
544 "echo OS DOWNLOAD FAILED; " \
547 #define CONFIG_PROG_FDT1 \
548 "$download_cmd $fdtaddr $fdtfile; " \
549 "if test $? -eq 0; then " \
550 "erase "CONFIG_FDT1_ENV_ADDR" +$filesize;" \
551 "cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \
552 "cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \
553 "if test $? -ne 0; then " \
554 "echo FDT PROGRAM FAILED; " \
556 "echo FDT PROGRAM SUCCEEDED; " \
559 "echo FDT DOWNLOAD FAILED; " \
562 #define CONFIG_PROG_FDT2 \
563 "$download_cmd $fdtaddr $fdtfile; " \
564 "if test $? -eq 0; then " \
565 "erase "CONFIG_FDT2_ENV_ADDR" +$filesize;" \
566 "cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \
567 "cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \
568 "if test $? -ne 0; then " \
569 "echo FDT PROGRAM FAILED; " \
571 "echo FDT PROGRAM SUCCEEDED; " \
574 "echo FDT DOWNLOAD FAILED; " \
577 #define CONFIG_EXTRA_ENV_SETTINGS \
579 "download_cmd=tftp\0" \
580 "console_args=console=ttyS0,115200\0" \
581 "root_args=root=/dev/nfs rw\0" \
582 "misc_args=ip=on\0" \
583 "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
584 "bootfile=/home/user/file\0" \
585 "osfile=/home/user/board.uImage\0" \
586 "fdtfile=/home/user/board.dtb\0" \
587 "ubootfile=/home/user/u-boot.bin\0" \
589 "osaddr=0x1000000\0" \
590 "loadaddr=0x1000000\0" \
591 "prog_uboot1="CONFIG_PROG_UBOOT1"\0" \
592 "prog_uboot2="CONFIG_PROG_UBOOT2"\0" \
593 "prog_os1="CONFIG_PROG_OS1"\0" \
594 "prog_os2="CONFIG_PROG_OS2"\0" \
595 "prog_fdt1="CONFIG_PROG_FDT1"\0" \
596 "prog_fdt2="CONFIG_PROG_FDT2"\0" \
597 "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0" \
598 "bootcmd_flash1=run set_bootargs; " \
599 "bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
600 "bootcmd_flash2=run set_bootargs; " \
601 "bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
602 "bootcmd=run bootcmd_flash1\0"
603 #endif /* __CONFIG_H */