2 * Copyright (C) Freescale Semiconductor, Inc. 2006.
5 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
7 * SPDX-License-Identifier: GPL-2.0+
10 * ve8313 board configuration file
16 #define CONFIG_SYS_GENERIC_BOARD
17 #define CONFIG_DISPLAY_BOARDINFO
20 * High Level Configuration Options
23 #define CONFIG_MPC831x 1
24 #define CONFIG_MPC8313 1
25 #define CONFIG_VE8313 1
27 #ifndef CONFIG_SYS_TEXT_BASE
28 #define CONFIG_SYS_TEXT_BASE 0xfe000000
32 #define CONFIG_PCI_INDIRECT_BRIDGE 1
33 #define CONFIG_FSL_ELBC 1
35 #define CONFIG_BOARD_EARLY_INIT_F 1
41 #define CONFIG_83XX_CLKIN 32000000 /* in Hz */
43 #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
45 #define CONFIG_SYS_IMMR 0xE0000000
47 #define CONFIG_SYS_MEMTEST_START 0x00001000
48 #define CONFIG_SYS_MEMTEST_END 0x07000000
50 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth */
51 #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count */
54 * Device configurations
60 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
61 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
62 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
65 * Manually set up DDR parameters, as this board does not
66 * have the SPD connected to I2C.
68 #define CONFIG_SYS_DDR_SIZE 128 /* MB */
69 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
71 | CSCONFIG_ODT_RD_NEVER \
72 | CSCONFIG_ODT_WR_ALL \
73 | CSCONFIG_ROW_BIT_13 \
74 | CSCONFIG_COL_BIT_10)
77 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
78 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
79 | (0 << TIMING_CFG0_WRT_SHIFT) \
80 | (3 << TIMING_CFG0_RRT_SHIFT) \
81 | (2 << TIMING_CFG0_WWT_SHIFT) \
82 | (7 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
83 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
84 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
85 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
87 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
88 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
89 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
90 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
91 | (6 << TIMING_CFG1_REFREC_SHIFT) \
92 | (2 << TIMING_CFG1_WRREC_SHIFT) \
93 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
94 | (2 << TIMING_CFG1_WRTORD_SHIFT))
96 #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
97 | (5 << TIMING_CFG2_CPO_SHIFT) \
98 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
99 | (1 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
100 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
101 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
102 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
104 #define CONFIG_SYS_DDR_INTERVAL ((0x320 << SDRAM_INTERVAL_REFINT_SHIFT) \
105 | (0x2000 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
107 #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
108 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
111 #define CONFIG_SYS_SDRAM_CFG2 0x00401000
112 #define CONFIG_SYS_DDR_MODE ((0x4440 << SDRAM_MODE_ESD_SHIFT) \
113 | (0x0232 << SDRAM_MODE_SD_SHIFT))
115 #define CONFIG_SYS_DDR_MODE_2 0x8000C000
117 #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
119 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
126 * FLASH on the Local Bus
128 #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
129 #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
130 #define CONFIG_SYS_FLASH_BASE 0xFE000000
131 #define CONFIG_SYS_FLASH_SIZE 32 /* size in MB */
132 #define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
133 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
135 #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
136 | BR_PS_16 /* 16 bit */ \
137 | BR_MS_GPCM /* MSEL = GPCM */ \
139 #define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
147 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
148 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
150 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
151 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per dev */
153 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
154 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
156 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
158 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
159 #define CONFIG_SYS_RAMBOOT
162 #define CONFIG_SYS_INIT_RAM_LOCK 1
163 #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
164 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
166 #define CONFIG_SYS_GBL_DATA_OFFSET \
167 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
168 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
170 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
171 #define CONFIG_SYS_MONITOR_LEN (384 * 1024)
172 #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
175 * Local Bus LCRR and LBCR regs
177 #define CONFIG_SYS_LCRR_EADC LCRR_EADC_3
178 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
180 #define CONFIG_SYS_LBC_LBCR 0x00040000
182 #define CONFIG_SYS_LBC_MRTPR 0x20000000
187 #define CONFIG_SYS_NAND_BASE 0x61000000
188 #define CONFIG_SYS_MAX_NAND_DEVICE 1
189 #define CONFIG_MTD_NAND_VERIFY_WRITE
190 #define CONFIG_CMD_NAND 1
191 #define CONFIG_NAND_FSL_ELBC 1
192 #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
194 #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
200 #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
208 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
209 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
210 #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
211 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
213 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
214 #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
216 #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
217 #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
220 #define CONFIG_SYS_BR2_PRELIM (0x60000000 \
224 #define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \
232 /* local bus read write buffer mapping SRAM@0x64000000 */
233 #define CONFIG_SYS_BR3_PRELIM (0x62000000 \
238 #define CONFIG_SYS_OR3_PRELIM (OR_AM_32MB \
247 /* pass open firmware flat tree */
248 #define CONFIG_OF_LIBFDT 1
249 #define CONFIG_OF_BOARD_SETUP 1
250 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
255 #define CONFIG_CONS_INDEX 1
256 #define CONFIG_SYS_NS16550
257 #define CONFIG_SYS_NS16550_SERIAL
258 #define CONFIG_SYS_NS16550_REG_SIZE 1
259 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
261 #define CONFIG_SYS_BAUDRATE_TABLE \
262 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
264 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
265 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
267 /* Use the HUSH parser */
268 #define CONFIG_SYS_HUSH_PARSER
270 #if defined(CONFIG_PCI)
273 * Addresses are mapped 1-1.
275 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
276 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
277 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
278 #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
279 #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
280 #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
281 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
282 #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
283 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
285 #define CONFIG_PCI_PNP /* do pci plug-and-play */
286 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
292 #define CONFIG_TSEC_ENET /* TSEC ethernet support */
297 #define CONFIG_HAS_ETH0
298 #define CONFIG_TSEC1_NAME "TSEC1"
299 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
300 #define TSEC1_PHY_ADDR 0x01
301 #define TSEC1_FLAGS 0
302 #define TSEC1_PHYIDX 0
305 /* Options are: TSEC[0-1] */
306 #define CONFIG_ETHPRIME "TSEC1"
311 #define CONFIG_ENV_IS_IN_FLASH 1
312 #define CONFIG_ENV_ADDR \
313 (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
314 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
315 #define CONFIG_ENV_SIZE 0x4000
316 /* Address and size of Redundant Environment Sector */
317 #define CONFIG_ENV_OFFSET_REDUND \
318 (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
319 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
321 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
322 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
327 #define CONFIG_BOOTP_BOOTFILESIZE
328 #define CONFIG_BOOTP_BOOTPATH
329 #define CONFIG_BOOTP_GATEWAY
330 #define CONFIG_BOOTP_HOSTNAME
333 * Command line configuration.
335 #include <config_cmd_default.h>
337 #define CONFIG_CMD_DHCP
338 #define CONFIG_CMD_MII
339 #define CONFIG_CMD_PING
340 #define CONFIG_CMD_PCI
342 #define CONFIG_CMDLINE_EDITING 1
343 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
346 * Miscellaneous configurable options
348 #define CONFIG_SYS_LONGHELP /* undef to save memory */
349 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
350 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
352 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
353 #define CONFIG_SYS_MAXARGS 16 /* max number of cmd args */
354 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot arg Buffer size */
357 * For booting Linux, the board info and command line data
358 * have to be in the first 256 MB of memory, since this is
359 * the maximum mapped by the Linux kernel during initialization.
361 /* Initial Memory map for Linux*/
362 #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
365 #define CONFIG_SYS_HRCW_LOW (\
366 0x20000000 /* reserved, must be set */ |\
368 HRCWL_CSB_TO_CLKIN_4X1 | \
369 HRCWL_CORE_TO_CSB_2_5X1)
372 #define CONFIG_SYS_HRCW_HIGH (HRCWH_PCI_HOST | \
373 HRCWH_PCI_ARBITER_ENABLE | \
374 HRCWH_CORE_ENABLE | \
375 HRCWH_FROM_0X00000100 | \
376 HRCWH_BOOTSEQ_DISABLE |\
377 HRCWH_SW_WATCHDOG_DISABLE |\
378 HRCWH_ROM_LOC_LOCAL_16BIT | \
379 HRCWH_TSEC1M_IN_MII | \
383 /* System IO Config */
384 #define CONFIG_SYS_SICRH (0x01000000 | \
394 #define CONFIG_SYS_SICRL (SICRL_LBC | \
402 #define CONFIG_SYS_HID0_INIT 0x000000000
403 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
404 HID0_ENABLE_INSTRUCTION_CACHE)
406 #define CONFIG_SYS_HID2 HID2_HBE
408 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
410 /* DDR @ 0x00000000 */
411 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
412 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
417 #if defined(CONFIG_PCI)
418 /* PCI @ 0x80000000 */
419 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
420 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
424 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
426 | BATL_CACHEINHIBIT \
427 | BATL_GUARDEDSTORAGE)
428 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
433 #define CONFIG_SYS_IBAT1L (0)
434 #define CONFIG_SYS_IBAT1U (0)
435 #define CONFIG_SYS_IBAT2L (0)
436 #define CONFIG_SYS_IBAT2U (0)
439 /* PCI2 not supported on 8313 */
440 #define CONFIG_SYS_IBAT3L (0)
441 #define CONFIG_SYS_IBAT3U (0)
442 #define CONFIG_SYS_IBAT4L (0)
443 #define CONFIG_SYS_IBAT4U (0)
445 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
446 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
448 | BATL_CACHEINHIBIT \
449 | BATL_GUARDEDSTORAGE)
450 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
455 /* stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
456 #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
457 #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
459 /* FPGA, SRAM, NAND @ 0x60000000 */
460 #define CONFIG_SYS_IBAT7L (0x60000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
461 #define CONFIG_SYS_IBAT7U (0x60000000 | BATU_BL_256M | BATU_VS | BATU_VP)
463 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
464 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
465 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
466 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
467 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
468 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
469 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
470 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
471 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
472 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
473 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
474 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
475 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
476 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
477 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
478 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
480 #define CONFIG_NETDEV eth0
482 #define CONFIG_HOSTNAME ve8313
483 #define CONFIG_UBOOTPATH ve8313/u-boot.bin
485 #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
486 #define CONFIG_BAUDRATE 115200
488 #define CONFIG_EXTRA_ENV_SETTINGS \
489 "netdev=" __stringify(CONFIG_NETDEV) "\0" \
490 "ethprime=" __stringify(CONFIG_TSEC1_NAME) "\0" \
491 "u-boot=" __stringify(CONFIG_UBOOTPATH) "\0" \
492 "u-boot_addr_r=100000\0" \
493 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
494 "update=protect off " __stringify(CONFIG_SYS_FLASH_BASE) \
496 "erase " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize};" \
497 "cp.b ${u-boot_addr_r} " __stringify(CONFIG_SYS_FLASH_BASE) \
499 "protect on " __stringify(CONFIG_SYS_FLASH_BASE) " +${filesize}\0" \
501 #endif /* __CONFIG_H */