2 * Configuration settings for the TechNexion TAO-3530 SOM
3 * equipped on Thunder baseboard.
5 * Edward Lin <linuxfae@technexion.com>
6 * Tapani Utriainen <linuxfae@technexion.com>
8 * Copyright (C) 2013 Stefan Roese <sr@denx.de>
10 * SPDX-License-Identifier: GPL-2.0+
17 * High Level Configuration Options
20 #define CONFIG_SDRC /* Has an SDRC controller */
22 #include <asm/arch/cpu.h> /* get chip and board defs */
23 #include <asm/arch/omap.h>
26 #define V_OSCK 26000000 /* Clock output from T2 */
27 #define V_SCLK (V_OSCK >> 1)
29 #define CONFIG_MISC_INIT_R
31 #define CONFIG_CMDLINE_TAG
32 #define CONFIG_SETUP_MEMORY_TAGS
33 #define CONFIG_INITRD_TAG
34 #define CONFIG_REVISION_TAG
37 * Size of malloc() pool
39 #define CONFIG_SYS_MALLOC_LEN (4 << 20)
40 #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
47 * NS16550 Configuration
49 #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
51 #define CONFIG_SYS_NS16550_SERIAL
52 #define CONFIG_SYS_NS16550_REG_SIZE (-4)
53 #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
56 * select serial console configuration
58 #define CONFIG_CONS_INDEX 3
59 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
61 /* allow to overwrite serial and ethaddr */
62 #define CONFIG_ENV_OVERWRITE
64 /* commands to include */
65 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
66 #define MTDIDS_DEFAULT "nand0=nand"
67 #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
68 "1920k(u-boot),128k(u-boot-env),"\
71 #define CONFIG_SYS_I2C
72 #define CONFIG_SYS_OMAP24_I2C_SPEED 100000
73 #define CONFIG_SYS_OMAP24_I2C_SLAVE 1
74 #define CONFIG_I2C_MULTI_BUS
79 #define CONFIG_TWL4030_LED
84 #define CONFIG_NAND_OMAP_GPMC
85 #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
87 #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
88 /* to access nand at */
91 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
93 #define CONFIG_SYS_NAND_BUSWIDTH_16BIT
94 /* Environment information */
96 #define CONFIG_EXTRA_ENV_SETTINGS \
97 "loadaddr=0x82000000\0" \
98 "console=ttyO2,115200n8\0" \
100 "dvi_mode=omapfb.mode=dvi:1280x720-24@60\0" \
101 "tv_mode=omapfb.mode=tv:ntsc\0" \
102 "video_mode=omapdss.def_disp=lcd vram=6M omapfb.vram=0:2M,1:2M,2:2M\0" \
103 "lcd_mode=omapfb.mode=lcd:800x480@60 \0" \
104 "extra_options= \0" \
106 "mmcroot=/dev/mmcblk0p2 rw\0" \
107 "mmcrootfstype=ext3 rootwait\0" \
108 "nandroot=ubi0:rootfs ubi.mtd=4\0" \
109 "nandrootfstype=ubifs\0" \
110 "mmcargs=setenv bootargs console=${console} " \
111 "mpurate=${mpurate} " \
114 "rootfstype=${mmcrootfstype} " \
115 "${extra_options}\0" \
116 "nandargs=setenv bootargs console=${console} " \
117 "mpurate=${mpurate} " \
119 "${network_setting} " \
120 "root=${nandroot} " \
121 "rootfstype=${nandrootfstype} "\
122 "${extra_options}\0" \
123 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
124 "bootscript=echo Running bootscript from mmc ...; " \
125 "source ${loadaddr}\0" \
126 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
127 "mmcboot=echo Booting from mmc ...; " \
129 "bootm ${loadaddr}\0" \
130 "nandboot=echo Booting from nand ...; " \
132 "nand read ${loadaddr} 280000 400000; " \
133 "bootm ${loadaddr}\0" \
135 #define CONFIG_BOOTCOMMAND \
136 "if mmc rescan ${mmcdev}; then " \
137 "if run loadbootscript; then " \
140 "if run loaduimage; then " \
142 "else run nandboot; " \
145 "else run nandboot; fi"
148 * Miscellaneous configurable options
150 #define CONFIG_SYS_LONGHELP /* undef to save memory */
152 /* turn on command-line edit/hist/auto */
153 #define CONFIG_CMDLINE_EDITING
154 #define CONFIG_AUTO_COMPLETE
156 #define CONFIG_SYS_ALT_MEMTEST 1
157 #define CONFIG_SYS_MEMTEST_START (0x82000000) /* memtest */
159 #define CONFIG_SYS_MEMTEST_END (0x83FFFFFF) /* 64MB */
160 #define CONFIG_SYS_MEMTEST_SCRATCH (0x81000000) /* dummy address */
162 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
164 #define CONFIG_SYS_TEXT_BASE 0x80008000
167 * OMAP3 has 12 GP timers, they can be driven by the system clock
168 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
169 * This rate is divided by a local divisor.
171 #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
172 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
175 * Physical Memory Map
177 #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
178 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
179 #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
180 #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
183 * FLASH and environment organization
186 /* **** PISMO SUPPORT *** */
187 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
188 #define CONFIG_SYS_FLASH_BASE NAND_BASE
190 /* Monitor at start of flash */
191 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
192 #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
194 #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
195 #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
197 #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10)
198 #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
199 #define CONFIG_ENV_ADDR CONFIG_ENV_OFFSET
201 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
202 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
203 #define CONFIG_SYS_INIT_RAM_SIZE 0x800
204 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
205 CONFIG_SYS_INIT_RAM_SIZE - \
206 GENERATED_GBL_DATA_SIZE)
211 * Currently only EHCI is enabled, the MUSB OTG controller
216 #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 162
218 #define CONFIG_USB_HOST_ETHER
219 #define CONFIG_USB_ETHER_SMSC95XX
221 #define CONFIG_USB_ETHER
222 #define CONFIG_USB_ETHER_RNDIS
224 /* Defines for SPL */
225 #define CONFIG_SPL_FRAMEWORK
226 #define CONFIG_SPL_NAND_SIMPLE
228 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
229 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
231 #define CONFIG_SPL_NAND_BASE
232 #define CONFIG_SPL_NAND_DRIVERS
233 #define CONFIG_SPL_NAND_ECC
235 /* NAND boot config */
236 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
237 #define CONFIG_SYS_NAND_PAGE_COUNT 64
238 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
239 #define CONFIG_SYS_NAND_OOBSIZE 64
240 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
241 #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
243 * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
244 * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
246 #define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \
248 #define CONFIG_SYS_NAND_ECCSIZE 512
249 #define CONFIG_SYS_NAND_ECCBYTES 3
250 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
252 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
253 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
255 #define CONFIG_SPL_TEXT_BASE 0x40200800
256 #define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
257 CONFIG_SPL_TEXT_BASE)
260 * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
261 * older x-loader implementations. And move the BSS area so that it
262 * doesn't overlap with TEXT_BASE.
264 #define CONFIG_SYS_TEXT_BASE 0x80008000
265 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
266 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
268 #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
269 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
271 #endif /* __CONFIG_H */