mpc83xx: Introduce ARCH_MPC830*
[oweals/u-boot.git] / include / configs / strider.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * (C) Copyright 2014
4  * Dirk Eibach,  Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
5  *
6  */
7
8 #ifndef __CONFIG_H
9 #define __CONFIG_H
10
11 /*
12  * High Level Configuration Options
13  */
14 #define CONFIG_E300             1 /* E300 family */
15 #define CONFIG_MPC83xx          1 /* MPC83xx family */
16 #define CONFIG_STRIDER          1 /* STRIDER board specific */
17
18 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC83xx_ESDHC_ADDR
19
20 /*
21  * System Clock Setup
22  */
23 #define CONFIG_83XX_CLKIN       33333333 /* in Hz */
24 #define CONFIG_SYS_CLK_FREQ     CONFIG_83XX_CLKIN
25
26 /*
27  * Hardware Reset Configuration Word
28  * if CLKIN is 66.66MHz, then
29  * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz
30  * We choose the A type silicon as default, so the core is 400Mhz.
31  */
32 #define CONFIG_SYS_HRCW_LOW (\
33         HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
34         HRCWL_DDR_TO_SCB_CLK_2X1 |\
35         HRCWL_SVCOD_DIV_2 |\
36         HRCWL_CSB_TO_CLKIN_4X1 |\
37         HRCWL_CORE_TO_CSB_3X1)
38 /*
39  * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits
40  * in 8308's HRCWH according to the manual, but original Freescale's
41  * code has them and I've expirienced some problems using the board
42  * with BDI3000 attached when I've tried to set these bits to zero
43  * (UART doesn't work after the 'reset run' command).
44  */
45 #define CONFIG_SYS_HRCW_HIGH (\
46         HRCWH_PCI_HOST |\
47         HRCWH_PCI1_ARBITER_ENABLE |\
48         HRCWH_CORE_ENABLE |\
49         HRCWH_FROM_0XFFF00100 |\
50         HRCWH_BOOTSEQ_DISABLE |\
51         HRCWH_SW_WATCHDOG_DISABLE |\
52         HRCWH_ROM_LOC_LOCAL_16BIT |\
53         HRCWH_RL_EXT_LEGACY |\
54         HRCWH_TSEC1M_IN_MII |\
55         HRCWH_TSEC2M_IN_RGMII |\
56         HRCWH_BIG_ENDIAN)
57
58 /*
59  * System IO Config
60  */
61 #define CONFIG_SYS_SICRH (\
62         SICRH_ESDHC_A_SD |\
63         SICRH_ESDHC_B_SD |\
64         SICRH_ESDHC_C_SD |\
65         SICRH_GPIO_A_GPIO |\
66         SICRH_GPIO_B_GPIO |\
67         SICRH_IEEE1588_A_GPIO |\
68         SICRH_USB |\
69         SICRH_GTM_GPIO |\
70         SICRH_IEEE1588_B_GPIO |\
71         SICRH_ETSEC2_GPIO |\
72         SICRH_GPIOSEL_1 |\
73         SICRH_TMROBI_V3P3 |\
74         SICRH_TSOBI1_V2P5 |\
75         SICRH_TSOBI2_V2P5)      /* 0x0037f103 */
76 #define CONFIG_SYS_SICRL (\
77         SICRL_SPI_PF0 |\
78         SICRL_UART_PF0 |\
79         SICRL_IRQ_PF0 |\
80         SICRL_I2C2_PF0 |\
81         SICRL_ETSEC1_TX_CLK)    /* 0x00000000 */
82
83 /*
84  * IMMR new address
85  */
86 #define CONFIG_SYS_IMMR         0xE0000000
87
88 /*
89  * SERDES
90  */
91 #define CONFIG_FSL_SERDES
92 #define CONFIG_FSL_SERDES1      0xe3000
93
94 /*
95  * Arbiter Setup
96  */
97 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
98 #define CONFIG_SYS_ACR_RPTCNT   3 /* Arbiter repeat count is 4 */
99 #define CONFIG_SYS_SPCR_TSECEP  3 /* eTSEC emergency priority is highest */
100
101 /*
102  * DDR Setup
103  */
104 #define CONFIG_SYS_DDR_BASE             0x00000000 /* DDR is system memory */
105 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
106 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
107 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
108 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
109                                 | DDRCDR_PZ_LOZ \
110                                 | DDRCDR_NZ_LOZ \
111                                 | DDRCDR_ODT \
112                                 | DDRCDR_Q_DRN)
113                                 /* 0x7b880001 */
114 /*
115  * Manually set up DDR parameters
116  * consist of one chip NT5TU64M16HG from NANYA
117  */
118
119 #define CONFIG_SYS_DDR_SIZE             128 /* MB */
120
121 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
122 #define CONFIG_SYS_DDR_CS0_CONFIG       (CSCONFIG_EN \
123                                 | CSCONFIG_ODT_RD_NEVER \
124                                 | CSCONFIG_ODT_WR_ONLY_CURRENT \
125                                 | CSCONFIG_BANK_BIT_3 \
126                                 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
127                                 /* 0x80010102 */
128 #define CONFIG_SYS_DDR_TIMING_3 0
129 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
130                                 | (0 << TIMING_CFG0_WRT_SHIFT) \
131                                 | (0 << TIMING_CFG0_RRT_SHIFT) \
132                                 | (0 << TIMING_CFG0_WWT_SHIFT) \
133                                 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
134                                 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
135                                 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
136                                 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
137                                 /* 0x00260802 */
138 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
139                                 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
140                                 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
141                                 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
142                                 | (9 << TIMING_CFG1_REFREC_SHIFT) \
143                                 | (2 << TIMING_CFG1_WRREC_SHIFT) \
144                                 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
145                                 | (2 << TIMING_CFG1_WRTORD_SHIFT))
146                                 /* 0x26279222 */
147 #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
148                                 | (4 << TIMING_CFG2_CPO_SHIFT) \
149                                 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
150                                 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
151                                 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
152                                 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
153                                 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
154                                 /* 0x021848c5 */
155 #define CONFIG_SYS_DDR_INTERVAL ((0x0824 << SDRAM_INTERVAL_REFINT_SHIFT) \
156                                 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
157                                 /* 0x08240100 */
158 #define CONFIG_SYS_DDR_SDRAM_CFG        (SDRAM_CFG_SREN \
159                                 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
160                                 | SDRAM_CFG_DBW_16)
161                                 /* 0x43100000 */
162
163 #define CONFIG_SYS_DDR_SDRAM_CFG2       0x00401000 /* 1 posted refresh */
164 #define CONFIG_SYS_DDR_MODE             ((0x0440 << SDRAM_MODE_ESD_SHIFT) \
165                                 | (0x0242 << SDRAM_MODE_SD_SHIFT))
166                                 /* ODT 150ohm CL=4, AL=0 on SDRAM */
167 #define CONFIG_SYS_DDR_MODE2            0x00000000
168
169 /*
170  * Memory test
171  */
172 #define CONFIG_SYS_MEMTEST_START        0x00001000 /* memtest region */
173 #define CONFIG_SYS_MEMTEST_END          0x07f00000
174
175 /*
176  * The reserved memory
177  */
178 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
179
180 #define CONFIG_SYS_MONITOR_LEN  (384 * 1024) /* Reserve 384 kB for Mon */
181 #define CONFIG_SYS_MALLOC_LEN   (512 * 1024) /* Reserved for malloc */
182
183 /*
184  * Initial RAM Base Address Setup
185  */
186 #define CONFIG_SYS_INIT_RAM_LOCK        1
187 #define CONFIG_SYS_INIT_RAM_ADDR        0xE6000000 /* Initial RAM address */
188 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000 /* Size of used area in RAM */
189 #define CONFIG_SYS_GBL_DATA_OFFSET      \
190         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
191
192 /*
193  * Local Bus Configuration & Clock Setup
194  */
195 #define CONFIG_SYS_LCRR_DBYP            LCRR_DBYP
196 #define CONFIG_SYS_LCRR_CLKDIV          LCRR_CLKDIV_2
197 #define CONFIG_SYS_LBC_LBCR             0x00040000
198
199 /*
200  * FLASH on the Local Bus
201  */
202 #define CONFIG_SYS_FLASH_CFI_WIDTH      FLASH_CFI_16BIT
203 #define CONFIG_FLASH_CFI_LEGACY
204 #define CONFIG_SYS_FLASH_LEGACY_512Kx16
205
206 #define CONFIG_SYS_FLASH_BASE           0xFE000000 /* FLASH base address */
207 #define CONFIG_SYS_FLASH_SIZE           8 /* FLASH size is up to 8M */
208
209 /* Window base at flash base */
210 #define CONFIG_SYS_LBLAWBAR0_PRELIM     CONFIG_SYS_FLASH_BASE
211 #define CONFIG_SYS_LBLAWAR0_PRELIM      (LBLAWAR_EN | LBLAWAR_8MB)
212
213 #define CONFIG_SYS_BR0_PRELIM   (CONFIG_SYS_FLASH_BASE \
214                                 | BR_PS_16      /* 16 bit port */ \
215                                 | BR_MS_GPCM    /* MSEL = GPCM */ \
216                                 | BR_V)         /* valid */
217 #define CONFIG_SYS_OR0_PRELIM   (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
218                                 | OR_UPM_XAM \
219                                 | OR_GPCM_CSNT \
220                                 | OR_GPCM_ACS_DIV2 \
221                                 | OR_GPCM_XACS \
222                                 | OR_GPCM_SCY_15 \
223                                 | OR_GPCM_TRLX_SET \
224                                 | OR_GPCM_EHTR_SET)
225
226 #define CONFIG_SYS_MAX_FLASH_BANKS      1 /* number of banks */
227 #define CONFIG_SYS_MAX_FLASH_SECT       135
228
229 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000 /* Flash Erase Timeout (ms) */
230 #define CONFIG_SYS_FLASH_WRITE_TOUT     500 /* Flash Write Timeout (ms) */
231
232 /*
233  * FPGA
234  */
235 #define CONFIG_SYS_FPGA0_BASE           0xE0600000
236 #define CONFIG_SYS_FPGA0_SIZE           1 /* FPGA size is 1M */
237
238 /* Window base at FPGA base */
239 #define CONFIG_SYS_LBLAWBAR1_PRELIM     CONFIG_SYS_FPGA0_BASE
240 #define CONFIG_SYS_LBLAWAR1_PRELIM      (LBLAWAR_EN | LBLAWAR_1MB)
241
242 #define CONFIG_SYS_BR1_PRELIM   (CONFIG_SYS_FPGA0_BASE \
243                                 | BR_PS_16      /* 16 bit port */ \
244                                 | BR_MS_GPCM    /* MSEL = GPCM */ \
245                                 | BR_V)         /* valid */
246
247 #define CONFIG_SYS_OR1_PRELIM   (MEG_TO_AM(CONFIG_SYS_FPGA0_SIZE) \
248                                 | OR_UPM_XAM \
249                                 | OR_GPCM_CSNT \
250                                 | OR_GPCM_SCY_5 \
251                                 | OR_GPCM_TRLX_CLEAR \
252                                 | OR_GPCM_EHTR_CLEAR)
253
254 #define CONFIG_SYS_FPGA_BASE(k)         CONFIG_SYS_FPGA0_BASE
255 #define CONFIG_SYS_FPGA_DONE(k)         0x0010
256
257 #define CONFIG_SYS_FPGA_COUNT           1
258
259 #define CONFIG_SYS_MCLINK_MAX           3
260
261 #define CONFIG_SYS_FPGA_PTR \
262         { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
263
264 #define CONFIG_SYS_FPGA_NO_RFL_HI
265
266 /*
267  * Serial Port
268  */
269 #define CONFIG_SYS_NS16550_SERIAL
270 #define CONFIG_SYS_NS16550_REG_SIZE     1
271 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
272
273 #define CONFIG_SYS_BAUDRATE_TABLE  \
274         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
275
276 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
277 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
278
279 /* Pass open firmware flat tree */
280
281 /* I2C */
282 #define CONFIG_SYS_I2C
283 #define CONFIG_SYS_I2C_FSL
284 #define CONFIG_SYS_FSL_I2C_SPEED        400000
285 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
286 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
287
288 #define CONFIG_PCA953X                  /* NXP PCA9554 */
289 #define CONFIG_SYS_I2C_PCA953X_WIDTH    { {0x24, 16}, {0x25, 16}, {0x26, 16}, \
290                                           {0x3c, 8}, {0x3d, 8}, {0x3e, 8} }
291
292 #define CONFIG_PCA9698                  /* NXP PCA9698 */
293
294 #define CONFIG_SYS_I2C_IHS
295 #define CONFIG_SYS_I2C_IHS_CH0
296 #define CONFIG_SYS_I2C_IHS_SPEED_0              50000
297 #define CONFIG_SYS_I2C_IHS_SLAVE_0              0x7F
298 #define CONFIG_SYS_I2C_IHS_CH1
299 #define CONFIG_SYS_I2C_IHS_SPEED_1              50000
300 #define CONFIG_SYS_I2C_IHS_SLAVE_1              0x7F
301 #define CONFIG_SYS_I2C_IHS_CH2
302 #define CONFIG_SYS_I2C_IHS_SPEED_2              50000
303 #define CONFIG_SYS_I2C_IHS_SLAVE_2              0x7F
304 #define CONFIG_SYS_I2C_IHS_CH3
305 #define CONFIG_SYS_I2C_IHS_SPEED_3              50000
306 #define CONFIG_SYS_I2C_IHS_SLAVE_3              0x7F
307
308 #ifdef CONFIG_STRIDER_CON_DP
309 #define CONFIG_SYS_I2C_IHS_DUAL
310 #define CONFIG_SYS_I2C_IHS_CH0_1
311 #define CONFIG_SYS_I2C_IHS_SPEED_0_1            50000
312 #define CONFIG_SYS_I2C_IHS_SLAVE_0_1            0x7F
313 #define CONFIG_SYS_I2C_IHS_CH1_1
314 #define CONFIG_SYS_I2C_IHS_SPEED_1_1            50000
315 #define CONFIG_SYS_I2C_IHS_SLAVE_1_1            0x7F
316 #define CONFIG_SYS_I2C_IHS_CH2_1
317 #define CONFIG_SYS_I2C_IHS_SPEED_2_1            50000
318 #define CONFIG_SYS_I2C_IHS_SLAVE_2_1            0x7F
319 #define CONFIG_SYS_I2C_IHS_CH3_1
320 #define CONFIG_SYS_I2C_IHS_SPEED_3_1            50000
321 #define CONFIG_SYS_I2C_IHS_SLAVE_3_1            0x7F
322 #endif
323
324 /*
325  * Software (bit-bang) I2C driver configuration
326  */
327 #define CONFIG_SYS_I2C_SOFT
328 #define CONFIG_SOFT_I2C_READ_REPEATED_START
329 #define CONFIG_SYS_I2C_SOFT_SPEED               50000
330 #define CONFIG_SYS_I2C_SOFT_SLAVE               0x7F
331 #define I2C_SOFT_DECLARATIONS2
332 #define CONFIG_SYS_I2C_SOFT_SPEED_2             50000
333 #define CONFIG_SYS_I2C_SOFT_SLAVE_2             0x7F
334 #define I2C_SOFT_DECLARATIONS3
335 #define CONFIG_SYS_I2C_SOFT_SPEED_3             50000
336 #define CONFIG_SYS_I2C_SOFT_SLAVE_3             0x7F
337 #define I2C_SOFT_DECLARATIONS4
338 #define CONFIG_SYS_I2C_SOFT_SPEED_4             50000
339 #define CONFIG_SYS_I2C_SOFT_SLAVE_4             0x7F
340 #if defined(CONFIG_STRIDER_CON) || defined(CONFIG_STRIDER_CON_DP)
341 #define I2C_SOFT_DECLARATIONS5
342 #define CONFIG_SYS_I2C_SOFT_SPEED_5             50000
343 #define CONFIG_SYS_I2C_SOFT_SLAVE_5             0x7F
344 #define I2C_SOFT_DECLARATIONS6
345 #define CONFIG_SYS_I2C_SOFT_SPEED_6             50000
346 #define CONFIG_SYS_I2C_SOFT_SLAVE_6             0x7F
347 #define I2C_SOFT_DECLARATIONS7
348 #define CONFIG_SYS_I2C_SOFT_SPEED_7             50000
349 #define CONFIG_SYS_I2C_SOFT_SLAVE_7             0x7F
350 #define I2C_SOFT_DECLARATIONS8
351 #define CONFIG_SYS_I2C_SOFT_SPEED_8             50000
352 #define CONFIG_SYS_I2C_SOFT_SLAVE_8             0x7F
353 #endif
354 #ifdef CONFIG_STRIDER_CON_DP
355 #define I2C_SOFT_DECLARATIONS9
356 #define CONFIG_SYS_I2C_SOFT_SPEED_9             50000
357 #define CONFIG_SYS_I2C_SOFT_SLAVE_9             0x7F
358 #define I2C_SOFT_DECLARATIONS10
359 #define CONFIG_SYS_I2C_SOFT_SPEED_10            50000
360 #define CONFIG_SYS_I2C_SOFT_SLAVE_10            0x7F
361 #define I2C_SOFT_DECLARATIONS11
362 #define CONFIG_SYS_I2C_SOFT_SPEED_11            50000
363 #define CONFIG_SYS_I2C_SOFT_SLAVE_11            0x7F
364 #define I2C_SOFT_DECLARATIONS12
365 #define CONFIG_SYS_I2C_SOFT_SPEED_12            50000
366 #define CONFIG_SYS_I2C_SOFT_SLAVE_12            0x7F
367 #endif
368
369 #ifdef CONFIG_STRIDER_CON
370 #define CONFIG_SYS_ICS8N3QV01_I2C               {5, 6, 7, 8}
371 #define CONFIG_SYS_CH7301_I2C                   {5, 6, 7, 8}
372 #define CONFIG_SYS_ADV7611_I2C                  {5, 6, 7, 8}
373 #define CONFIG_SYS_DP501_I2C                    {1, 2, 3, 4}
374 #define CONFIG_STRIDER_FANS                     { {10, 0x4c}, {11, 0x4c}, \
375                                                   {12, 0x4c} }
376 #elif defined(CONFIG_STRIDER_CON_DP)
377 #define CONFIG_SYS_ICS8N3QV01_I2C               {13, 14, 15, 16, 17, 18, 19, 20}
378 #define CONFIG_SYS_CH7301_I2C                   {1, 3, 5, 7}
379 #define CONFIG_SYS_ADV7611_I2C                  {1, 3, 5, 7}
380 #define CONFIG_SYS_DP501_I2C                    {1, 3, 5, 7, 2, 4, 6, 8}
381 #define CONFIG_STRIDER_FANS                     { {10, 0x4c}, {11, 0x4c}, \
382                                                   {12, 0x4c} }
383 #elif defined(CONFIG_STRIDER_CPU_DP)
384 #define CONFIG_SYS_CH7301_I2C                   {1, 2, 3, 4}
385 #define CONFIG_SYS_ADV7611_I2C                  {1, 2, 3, 4}
386 #define CONFIG_SYS_DP501_I2C                    {1, 2, 3, 4}
387 #define CONFIG_STRIDER_FANS                     { {6, 0x4c}, {7, 0x4c}, \
388                                                   {8, 0x4c} }
389 #else
390 #define CONFIG_SYS_CH7301_I2C                   {1, 2, 3, 4}
391 #define CONFIG_SYS_ADV7611_I2C                  {1, 2, 3, 4}
392 #define CONFIG_SYS_DP501_I2C                    {1, 2, 3, 4}
393 #define CONFIG_STRIDER_FANS                     { {2, 0x18}, {3, 0x18}, \
394                                                   {4, 0x18} }
395 #endif
396
397 #ifndef __ASSEMBLY__
398 void fpga_gpio_set(unsigned int bus, int pin);
399 void fpga_gpio_clear(unsigned int bus, int pin);
400 int fpga_gpio_get(unsigned int bus, int pin);
401 void fpga_control_set(unsigned int bus, int pin);
402 void fpga_control_clear(unsigned int bus, int pin);
403 #endif
404
405 #ifdef CONFIG_STRIDER_CON
406 #define I2C_SDA_GPIO    ((I2C_ADAP_HWNR > 3) ? 0x0200 : 0x0040)
407 #define I2C_SCL_GPIO    ((I2C_ADAP_HWNR > 3) ? 0x0100 : 0x0020)
408 #define I2C_FPGA_IDX    ((I2C_ADAP_HWNR > 3) ? \
409                          (I2C_ADAP_HWNR - 4) : I2C_ADAP_HWNR)
410 #elif defined(CONFIG_STRIDER_CON_DP)
411 #define I2C_SDA_GPIO    ((I2C_ADAP_HWNR > 3) ? 0x0040 : 0x0200)
412 #define I2C_SCL_GPIO    ((I2C_ADAP_HWNR > 3) ? 0x0020 : 0x0100)
413 #define I2C_FPGA_IDX    (I2C_ADAP_HWNR % 4)
414 #else
415 #define I2C_SDA_GPIO    0x0040
416 #define I2C_SCL_GPIO    0x0020
417 #define I2C_FPGA_IDX    I2C_ADAP_HWNR
418 #endif
419
420 #ifdef CONFIG_STRIDER_CON_DP
421 #define I2C_ACTIVE \
422         do { \
423                 if (I2C_ADAP_HWNR > 7) \
424                         fpga_control_set(I2C_FPGA_IDX, 0x0004); \
425                 else \
426                         fpga_control_clear(I2C_FPGA_IDX, 0x0004); \
427         } while (0)
428 #else
429 #define I2C_ACTIVE      { }
430 #endif
431
432 #define I2C_TRISTATE    { }
433 #define I2C_READ \
434         (fpga_gpio_get(I2C_FPGA_IDX, I2C_SDA_GPIO) ? 1 : 0)
435 #define I2C_SDA(bit) \
436         do { \
437                 if (bit) \
438                         fpga_gpio_set(I2C_FPGA_IDX, I2C_SDA_GPIO); \
439                 else \
440                         fpga_gpio_clear(I2C_FPGA_IDX, I2C_SDA_GPIO); \
441         } while (0)
442 #define I2C_SCL(bit) \
443         do { \
444                 if (bit) \
445                         fpga_gpio_set(I2C_FPGA_IDX, I2C_SCL_GPIO); \
446                 else \
447                         fpga_gpio_clear(I2C_FPGA_IDX, I2C_SCL_GPIO); \
448         } while (0)
449 #define I2C_DELAY       udelay(25)      /* 1/4 I2C clock duration */
450
451 /*
452  * Software (bit-bang) MII driver configuration
453  */
454 #define CONFIG_BITBANGMII               /* bit-bang MII PHY management */
455 #define CONFIG_BITBANGMII_MULTI
456
457 /*
458  * OSD Setup
459  */
460 #define CONFIG_SYS_OSD_SCREENS          1
461 #define CONFIG_SYS_DP501_DIFFERENTIAL
462 #define CONFIG_SYS_DP501_VCAPCTRL0      0x01 /* DDR mode 0, DE for H/VSYNC */
463
464 #ifdef CONFIG_STRIDER_CON_DP
465 #define CONFIG_SYS_OSD_DH
466 #endif
467
468 /*
469  * General PCI
470  * Addresses are mapped 1-1.
471  */
472 #define CONFIG_SYS_PCIE1_BASE           0xA0000000
473 #define CONFIG_SYS_PCIE1_MEM_BASE       0xA0000000
474 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xA0000000
475 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x10000000
476 #define CONFIG_SYS_PCIE1_CFG_BASE       0xB0000000
477 #define CONFIG_SYS_PCIE1_CFG_SIZE       0x01000000
478 #define CONFIG_SYS_PCIE1_IO_BASE        0x00000000
479 #define CONFIG_SYS_PCIE1_IO_PHYS        0xB1000000
480 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00800000
481
482 /* enable PCIE clock */
483 #define CONFIG_SYS_SCCR_PCIEXP1CM       1
484
485 #define CONFIG_PCI_INDIRECT_BRIDGE
486 #define CONFIG_PCIE
487
488 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957   /* Freescale */
489 #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
490
491 /*
492  * TSEC
493  */
494 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
495 #define CONFIG_SYS_TSEC1        (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
496
497 /*
498  * TSEC ethernet configuration
499  */
500 #define CONFIG_TSEC1
501 #define CONFIG_TSEC1_NAME       "eTSEC0"
502 #define TSEC1_PHY_ADDR          1
503 #define TSEC1_PHYIDX            0
504 #define TSEC1_FLAGS             0
505
506 /* Options are: eTSEC[0-1] */
507 #define CONFIG_ETHPRIME         "eTSEC0"
508
509 /*
510  * Environment
511  */
512 #if 1
513 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE + \
514                                  CONFIG_SYS_MONITOR_LEN)
515 #define CONFIG_ENV_SECT_SIZE    0x10000 /* 64K(one sector) for env */
516 #define CONFIG_ENV_SIZE         0x2000
517 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
518 #define CONFIG_ENV_SIZE_REDUND  CONFIG_ENV_SIZE
519 #else
520 #define CONFIG_ENV_SIZE         0x2000          /* 8KB */
521 #endif
522
523 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
524 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
525
526 /*
527  * Command line configuration.
528  */
529
530 /*
531  * Miscellaneous configurable options
532  */
533 #define CONFIG_SYS_LOAD_ADDR            0x2000000 /* default load address */
534 #define CONFIG_SYS_HZ           1000    /* decrementer freq: 1ms ticks */
535
536 #define CONFIG_SYS_CBSIZE       1024 /* Console I/O Buffer Size */
537
538 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE
539
540 /*
541  * For booting Linux, the board info and command line data
542  * have to be in the first 256 MB of memory, since this is
543  * the maximum mapped by the Linux kernel during initialization.
544  */
545 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20) /* Initial Memory map for Linux */
546
547 /*
548  * Core HID Setup
549  */
550 #define CONFIG_SYS_HID0_INIT    0x000000000
551 #define CONFIG_SYS_HID0_FINAL   (HID0_ENABLE_MACHINE_CHECK | \
552                                  HID0_ENABLE_INSTRUCTION_CACHE | \
553                                  HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
554 #define CONFIG_SYS_HID2         HID2_HBE
555
556 /*
557  * MMU Setup
558  */
559
560 /* DDR: cache cacheable */
561 #define CONFIG_SYS_IBAT0L       (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
562                                         BATL_MEMCOHERENCE)
563 #define CONFIG_SYS_IBAT0U       (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \
564                                         BATU_VS | BATU_VP)
565 #define CONFIG_SYS_DBAT0L       CONFIG_SYS_IBAT0L
566 #define CONFIG_SYS_DBAT0U       CONFIG_SYS_IBAT0U
567
568 /* IMMRBAR, PCI IO and FPGA: cache-inhibit and guarded */
569 #define CONFIG_SYS_IBAT1L       (CONFIG_SYS_IMMR | BATL_PP_RW | \
570                         BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
571 #define CONFIG_SYS_IBAT1U       (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \
572                                         BATU_VP)
573 #define CONFIG_SYS_DBAT1L       CONFIG_SYS_IBAT1L
574 #define CONFIG_SYS_DBAT1U       CONFIG_SYS_IBAT1U
575
576 /* FLASH: icache cacheable, but dcache-inhibit and guarded */
577 #define CONFIG_SYS_IBAT2L       (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
578                                         BATL_MEMCOHERENCE)
579 #define CONFIG_SYS_IBAT2U       (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \
580                                         BATU_VS | BATU_VP)
581 #define CONFIG_SYS_DBAT2L       (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
582                                         BATL_CACHEINHIBIT | \
583                                         BATL_GUARDEDSTORAGE)
584 #define CONFIG_SYS_DBAT2U       CONFIG_SYS_IBAT2U
585
586 /* Stack in dcache: cacheable, no memory coherence */
587 #define CONFIG_SYS_IBAT3L       (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
588 #define CONFIG_SYS_IBAT3U       (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \
589                                         BATU_VS | BATU_VP)
590 #define CONFIG_SYS_DBAT3L       CONFIG_SYS_IBAT3L
591 #define CONFIG_SYS_DBAT3U       CONFIG_SYS_IBAT3U
592
593 /*
594  * Environment Configuration
595  */
596
597 #define CONFIG_ENV_OVERWRITE
598
599 #if defined(CONFIG_TSEC_ENET)
600 #define CONFIG_HAS_ETH0
601 #endif
602
603 #define CONFIG_LOADADDR 800000  /* default location for tftp and bootm */
604
605
606 #define CONFIG_HOSTNAME         "hrcon"
607 #define CONFIG_ROOTPATH         "/opt/nfsroot"
608 #define CONFIG_BOOTFILE         "uImage"
609
610 #define CONFIG_PREBOOT          /* enable preboot variable */
611
612 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
613         "netdev=eth0\0"                                                 \
614         "consoledev=ttyS1\0"                                            \
615         "u-boot=u-boot.bin\0"                                           \
616         "kernel_addr=1000000\0"                                 \
617         "fdt_addr=C00000\0"                                             \
618         "fdtfile=hrcon.dtb\0"                           \
619         "load=tftp ${loadaddr} ${u-boot}\0"                             \
620         "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE)      \
621                 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
622                 " +${filesize};cp.b ${fileaddr} "                       \
623                 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0"   \
624         "upd=run load update\0"                                         \
625
626 #define CONFIG_NFSBOOTCOMMAND                                           \
627         "setenv bootargs root=/dev/nfs rw "                             \
628         "nfsroot=$serverip:$rootpath "                                  \
629         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
630         "console=$consoledev,$baudrate $othbootargs;"                   \
631         "tftp ${kernel_addr} $bootfile;"                                \
632         "tftp ${fdt_addr} $fdtfile;"                                    \
633         "bootm ${kernel_addr} - ${fdt_addr}"
634
635 #define CONFIG_MMCBOOTCOMMAND                                           \
636         "setenv bootargs root=/dev/mmcblk0p3 rw rootwait "              \
637         "console=$consoledev,$baudrate $othbootargs;"                   \
638         "ext2load mmc 0:2 ${kernel_addr} $bootfile;"                    \
639         "ext2load mmc 0:2 ${fdt_addr} $fdtfile;"                        \
640         "bootm ${kernel_addr} - ${fdt_addr}"
641
642 #define CONFIG_BOOTCOMMAND              CONFIG_MMCBOOTCOMMAND
643
644 #endif  /* __CONFIG_H */