2 * Copyright (C) 2014 Marek Vasut <marex@denx.de>
4 * SPDX-License-Identifier: GPL-2.0+
6 #ifndef __CONFIG_SOCFPGA_ARRIA5_H__
7 #define __CONFIG_SOCFPGA_ARRIA5_H__
9 #include <asm/arch/base_addr_ac5.h>
12 #define CONFIG_SYS_NO_FLASH
13 #define CONFIG_DOS_PARTITION
14 #define CONFIG_FAT_WRITE
15 #define CONFIG_HW_WATCHDOG
17 #define CONFIG_CMD_ASKENV
18 #define CONFIG_CMD_BOOTZ
19 #define CONFIG_CMD_CACHE
20 #define CONFIG_CMD_DFU
21 #define CONFIG_CMD_DHCP
22 #define CONFIG_CMD_EXT4
23 #define CONFIG_CMD_EXT4_WRITE
24 #define CONFIG_CMD_FAT
25 #define CONFIG_CMD_FS_GENERIC
26 #define CONFIG_CMD_GREPENV
27 #define CONFIG_CMD_MII
28 #define CONFIG_CMD_MMC
29 #define CONFIG_CMD_PING
30 #define CONFIG_CMD_USB
31 #define CONFIG_CMD_USB_MASS_STORAGE
33 /* Memory configurations */
34 #define PHYS_SDRAM_1_SIZE 0x40000000 /* 1GiB on SoCDK */
37 #define CONFIG_BOOTDELAY 3
38 #define CONFIG_BOOTFILE "zImage"
39 #define CONFIG_BOOTARGS "console=ttyS0," __stringify(CONFIG_BAUDRATE)
40 #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
41 #define CONFIG_BOOTCOMMAND "run ramboot"
43 #define CONFIG_BOOTCOMMAND "run mmcload; run mmcboot"
45 #define CONFIG_LOADADDR 0x01000000
46 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
48 /* Ethernet on SoC (EMAC) */
49 #if defined(CONFIG_CMD_NET)
50 #define CONFIG_PHY_MICREL
51 #define CONFIG_PHY_MICREL_KSZ9021
54 #define CONFIG_ENV_IS_IN_MMC
56 /* Extra Environment */
57 #define CONFIG_EXTRA_ENV_SETTINGS \
59 "loadaddr= " __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
60 "ramboot=setenv bootargs " CONFIG_BOOTARGS ";" \
61 "bootm ${loadaddr} - ${fdt_addr}\0" \
62 "bootimage=zImage\0" \
64 "fdtimage=socfpga.dtb\0" \
65 "bootm ${loadaddr} - ${fdt_addr}\0" \
66 "mmcroot=/dev/mmcblk0p2\0" \
67 "mmcboot=setenv bootargs " CONFIG_BOOTARGS \
68 " root=${mmcroot} rw rootwait;" \
69 "bootz ${loadaddr} - ${fdt_addr}\0" \
70 "mmcload=mmc rescan;" \
71 "load mmc 0:1 ${loadaddr} ${bootimage};" \
72 "load mmc 0:1 ${fdt_addr} ${fdtimage}\0" \
73 "qspiroot=/dev/mtdblock0\0" \
74 "qspirootfstype=jffs2\0" \
75 "qspiboot=setenv bootargs " CONFIG_BOOTARGS \
76 " root=${qspiroot} rw rootfstype=${qspirootfstype};"\
77 "bootm ${loadaddr} - ${fdt_addr}\0"
79 /* The rest of the configuration is shared */
80 #include <configs/socfpga_common.h>
82 #endif /* __CONFIG_SOCFPGA_ARRIA5_H__ */