3 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * High Level Configuration Options
32 #define CONFIG_MPC8247 1
33 #define CONFIG_MPC8272_FAMILY 1
34 #define CONFIG_MGCOGE 1
35 #define CONFIG_HOSTNAME mgcoge
37 #define CONFIG_SYS_TEXT_BASE 0xFE000000
39 #define CONFIG_CPM2 1 /* Has a CPM2 */
41 /* include common defines/options for all Keymile boards */
42 #include "keymile-common.h"
45 * Select serial console configuration
47 * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
48 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
51 #define CONFIG_CONS_ON_SMC /* Console is on SMC */
52 #undef CONFIG_CONS_ON_SCC /* It's not on SCC */
53 #undef CONFIG_CONS_NONE /* It's not on external UART */
54 #define CONFIG_CONS_INDEX 2 /* SMC2 is used for console */
55 #define CONFIG_SYS_SMC_RXBUFLEN 128
56 #define CONFIG_SYS_MAXIDLE 10
59 * Select ethernet configuration
61 * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
62 * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
65 * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
66 * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
69 #define CONFIG_ETHER_ON_SCC /* Ethernet is on SCC */
70 #undef CONFIG_ETHER_ON_FCC /* Ethernet is not on FCC */
71 #undef CONFIG_ETHER_NONE /* No external Ethernet */
72 #define CONFIG_NET_MULTI 1
74 #define CONFIG_ETHER_INDEX 4
75 #define CONFIG_HAS_ETH0
76 #define CONFIG_SYS_SCC_TOUT_LOOP 10000000
78 # define CONFIG_SYS_CMXSCR_VALUE (CMXSCR_RS4CS_CLK7 | CMXSCR_TS4CS_CLK8)
80 #ifndef CONFIG_8260_CLKIN
81 #define CONFIG_8260_CLKIN 66000000 /* in Hz */
84 #define BOOTFLASH_START FE000000
85 #define CONFIG_PRAM 512 /* protected RAM [KBytes] */
87 #define MTDIDS_DEFAULT "nor0=boot,nor1=app"
88 #define MTDPARTS_DEFAULT \
89 "mtdparts=boot:384k(u-boot),128k(env),128k(envred),3456k(free);" \
90 "app:3m(esw0),10m(rootfs0),3m(esw1),10m(rootfs1),1m(var),5m(cfg)"
92 #ifndef CONFIG_KM_DEF_ENV /* if not set by keymile-common.h */
93 #define CONFIG_KM_DEF_ENV "km-common=empty\0"
96 * Default environment settings
98 #define CONFIG_EXTRA_ENV_SETTINGS \
100 "rootpath=/opt/eldk/ppc_82xx\0" \
101 "addcon=setenv bootargs ${bootargs} " \
102 "console=ttyCPM0,${baudrate}\0" \
103 "mtdids=nor0=boot,nor1=app \0" \
104 "partition=nor1,5 \0" \
105 "new_env=prot off FE060000 FE09FFFF; era FE060000 FE09FFFF \0" \
106 "EEprom_ivm=pca9544a:70:4 \0" \
107 "mtdparts=" MK_STR(MTDPARTS_DEFAULT) "\0" \
111 #define CONFIG_SYS_SDRAM_BASE 0x00000000
112 #define CONFIG_SYS_FLASH_BASE 0xFE000000
113 #define CONFIG_SYS_FLASH_SIZE 32
114 #define CONFIG_SYS_FLASH_CFI
115 #define CONFIG_FLASH_CFI_DRIVER
116 #define CONFIG_SYS_MAX_FLASH_BANKS 3 /* max num of flash banks */
117 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
119 #define CONFIG_SYS_FLASH_BASE_1 0x50000000
120 #define CONFIG_SYS_FLASH_SIZE_1 32
121 #define CONFIG_SYS_FLASH_BASE_2 0x52000000
122 #define CONFIG_SYS_FLASH_SIZE_2 32
124 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, \
125 CONFIG_SYS_FLASH_BASE_1, \
126 CONFIG_SYS_FLASH_BASE_2 }
128 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
129 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
130 #define CONFIG_SYS_RAMBOOT
133 #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384KB for Monitor */
135 #define CONFIG_ENV_IS_IN_FLASH
137 #ifdef CONFIG_ENV_IS_IN_FLASH
138 #define CONFIG_ENV_SECT_SIZE 0x20000
139 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
140 #define CONFIG_ENV_OFFSET CONFIG_SYS_MONITOR_LEN
142 /* Address and size of Redundant Environment Sector */
143 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
144 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
145 #endif /* CONFIG_ENV_IS_IN_FLASH */
146 #define CONFIG_ENV_BUFFER_PRINT 1
148 /* enable I2C and select the hardware/software driver */
149 #undef CONFIG_HARD_I2C /* I2C with hardware support */
150 #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
151 #define CONFIG_SYS_I2C_SPEED 50000 /* I2C speed and slave address */
152 #define CONFIG_SYS_I2C_SLAVE 0x7F
155 * Software (bit-bang) I2C driver configuration
158 #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
159 #define I2C_ACTIVE (iop->pdir |= 0x00010000)
160 #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
161 #define I2C_READ ((iop->pdat & 0x00010000) != 0)
162 #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
163 else iop->pdat &= ~0x00010000
164 #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
165 else iop->pdat &= ~0x00020000
166 #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
168 /* I2C SYSMON (LM75, AD7414 is almost compatible) */
169 #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
170 #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
171 #define CONFIG_SYS_DTT_MAX_TEMP 70
172 #define CONFIG_SYS_DTT_LOW_TEMP -30
173 #define CONFIG_SYS_DTT_HYSTERESIS 3
174 #define CONFIG_SYS_DTT_BUS_NUM (CONFIG_SYS_MAX_I2C_BUS)
176 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
178 #define CONFIG_SYS_IMMR 0xF0000000
180 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
181 #define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in DPRAM */
182 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
183 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
185 /* Hard reset configuration word */
186 #define CONFIG_SYS_HRCW_MASTER 0x0604b211
189 #define CONFIG_SYS_HRCW_SLAVE1 0
190 #define CONFIG_SYS_HRCW_SLAVE2 0
191 #define CONFIG_SYS_HRCW_SLAVE3 0
192 #define CONFIG_SYS_HRCW_SLAVE4 0
193 #define CONFIG_SYS_HRCW_SLAVE5 0
194 #define CONFIG_SYS_HRCW_SLAVE6 0
195 #define CONFIG_SYS_HRCW_SLAVE7 0
197 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
199 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
200 #if defined(CONFIG_CMD_KGDB)
201 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
204 #define CONFIG_SYS_HID0_INIT 0
205 #define CONFIG_SYS_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
207 #define CONFIG_SYS_HID2 0
209 #define CONFIG_SYS_SIUMCR 0x4020c200
210 #define CONFIG_SYS_SYPCR 0xFFFFFFC3
211 #define CONFIG_SYS_BCR 0x10000000
212 #define CONFIG_SYS_SCCR (SCCR_PCI_MODE | SCCR_PCI_MODCK)
214 /*-----------------------------------------------------------------------
215 * RMR - Reset Mode Register 5-5
216 *-----------------------------------------------------------------------
217 * turn on Checkstop Reset Enable
219 #define CONFIG_SYS_RMR 0
221 /*-----------------------------------------------------------------------
222 * TMCNTSC - Time Counter Status and Control 4-40
223 *-----------------------------------------------------------------------
224 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
225 * and enable Time Counter
227 #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
229 /*-----------------------------------------------------------------------
230 * PISCR - Periodic Interrupt Status and Control 4-42
231 *-----------------------------------------------------------------------
232 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
235 #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
237 /*-----------------------------------------------------------------------
238 * RCCR - RISC Controller Configuration 13-7
239 *-----------------------------------------------------------------------
241 #define CONFIG_SYS_RCCR 0
244 * Init Memory Controller:
246 * Bank Bus Machine PortSz Device
247 * ---- --- ------- ------ ------
248 * 0 60x GPCM 8 bit FLASH
249 * 1 60x SDRAM 32 bit SDRAM
250 * 3 60x GPCM 8 bit GPIO/PIGGY
251 * 5 60x GPCM 16 bit CFG-Flash
256 #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
261 #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
268 /* Bank 1 - 60x bus SDRAM
270 #define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
271 #define CONFIG_SYS_GLOBAL_SDRAM_LIMIT (256 << 20) /* less than 256 MB */
273 #define CONFIG_SYS_MPTPR 0x1800
275 /*-----------------------------------------------------------------------------
276 * Address for Mode Register Set (MRS) command
277 *-----------------------------------------------------------------------------
279 #define CONFIG_SYS_MRS_OFFS 0x00000110
280 #define CONFIG_SYS_PSRT 0x0e
282 #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
287 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR1
289 /* SDRAM initialization values
292 #define CONFIG_SYS_OR1 ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
294 ORxS_ROWST_PBI0_A7 |\
297 #define CONFIG_SYS_PSDMR (PSDMR_SDAM_A14_IS_A5 |\
298 PSDMR_BSMA_A14_A16 |\
299 PSDMR_SDA10_PBI0_A9 |\
307 /* GPIO/PIGGY on CS3 initialization values
309 #define CONFIG_SYS_PIGGY_BASE 0x30000000
310 #define CONFIG_SYS_PIGGY_SIZE 128
312 #define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_PIGGY_BASE & BRx_BA_MSK) |\
313 BRx_PS_8 | BRx_MS_GPCM_P | BRx_V)
315 #define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_PIGGY_SIZE) |\
316 ORxG_CSNT | ORxG_ACS_DIV2 |\
317 ORxG_SCY_3_CLK | ORxG_TRLX )
319 /* Board FPGA on CS4 initialization values
321 #define CONFIG_SYS_FPGA_BASE 0x40000000
322 #define CONFIG_SYS_FPGA_SIZE 1 /*1KB*/
324 #define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_FPGA_BASE & BRx_BA_MSK) |\
325 BRx_PS_8 | BRx_MS_GPCM_P | BRx_V)
327 #define CONFIG_SYS_OR4_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FPGA_SIZE << 10) |\
328 ORxG_CSNT | ORxG_ACS_DIV2 |\
329 ORxG_SCY_3_CLK | ORxG_TRLX )
331 /* CFG-Flash on CS5 initialization values
333 #define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_FLASH_BASE_1 & BRx_BA_MSK) |\
334 BRx_PS_16 | BRx_MS_GPCM_P | BRx_V)
336 #define CONFIG_SYS_OR5_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE_1 + \
337 CONFIG_SYS_FLASH_SIZE_2) |\
338 ORxG_CSNT | ORxG_ACS_DIV2 |\
339 ORxG_SCY_5_CLK | ORxG_TRLX )
341 #define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
343 /* pass open firmware flat tree */
345 #define CONFIG_OF_LIBFDT 1
346 #define CONFIG_OF_BOARD_SETUP 1
348 #define OF_TBCLK (bd->bi_busfreq / 4)
349 #define OF_STDOUT_PATH "/soc/cpm/serial@11a90"
351 /* enable last_stage_init */
352 #define CONFIG_LAST_STAGE_INIT 1
354 #define CONFIG_SYS_BFTICU_BASE 0x40000000
356 #endif /* __CONFIG_H */