mpc83xx: Migrate CONFIG_SYS_IMMR to Kconfig
[oweals/u-boot.git] / include / configs / kmsupx5.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2006 Freescale Semiconductor, Inc.
4  *                    Dave Liu <daveliu@freescale.com>
5  *
6  * Copyright (C) 2007 Logic Product Development, Inc.
7  *                    Peter Barada <peterb@logicpd.com>
8  *
9  * Copyright (C) 2007 MontaVista Software, Inc.
10  *                    Anton Vorontsov <avorontsov@ru.mvista.com>
11  *
12  * (C) Copyright 2008
13  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
14  *
15  * (C) Copyright 2010-2013
16  * Lukas Roggli, KEYMILE Ltd, lukas.roggli@keymile.com
17  * Holger Brunck,  Keymile GmbH, holger.bruncl@keymile.com
18  */
19
20 #ifndef __CONFIG_H
21 #define __CONFIG_H
22
23 /*
24  * High Level Configuration Options
25  */
26 #define CONFIG_KM_BOARD_NAME    "kmsupx5"
27 #define CONFIG_HOSTNAME         "kmsupx5"
28
29 /*
30  * High Level Configuration Options
31  */
32 #define CONFIG_QE       /* Has QE */
33 #define CONFIG_KM8321   /* Keymile PBEC8321 board specific */
34
35 #define CONFIG_KM_DEF_ARCH      "arch=ppc_8xx\0"
36
37 /* include common defines/options for all Keymile boards */
38 #include "km/keymile-common.h"
39 #include "km/km-powerpc.h"
40
41 /*
42  * System Clock Setup
43  */
44 #define CONFIG_83XX_CLKIN               66000000
45 #define CONFIG_SYS_CLK_FREQ             66000000
46 #define CONFIG_83XX_PCICLK              66000000
47
48 /*
49  * Bus Arbitration Configuration Register (ACR)
50  */
51 #define CONFIG_SYS_ACR_PIPE_DEP 3       /* pipeline depth 4 transactions */
52 #define CONFIG_SYS_ACR_RPTCNT   3       /* 4 consecutive transactions */
53 #define CONFIG_SYS_ACR_APARK    0       /* park bus to master (below) */
54 #define CONFIG_SYS_ACR_PARKM    3       /* parking master = QuiccEngine */
55
56 /*
57  * DDR Setup
58  */
59 #define CONFIG_SYS_DDR_BASE             0x00000000 /* DDR is system memory */
60 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
61 #define CONFIG_SYS_SDRAM_BASE2  (CONFIG_SYS_SDRAM_BASE + 0x10000000) /* +256M */
62
63 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
64 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   (DDR_SDRAM_CLK_CNTL_SS_EN | \
65                                         DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
66
67 #define CFG_83XX_DDR_USES_CS0
68
69 /*
70  * Manually set up DDR parameters
71  */
72 #define CONFIG_DDR_II
73 #define CONFIG_SYS_DDR_SIZE             2048 /* MB */
74
75 /*
76  * The reserved memory
77  */
78 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
79 #define CONFIG_SYS_FLASH_BASE           0xF0000000
80
81 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
82 #define CONFIG_SYS_RAMBOOT
83 #endif
84
85 /* Reserve 768 kB for Mon */
86 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
87
88 /*
89  * Initial RAM Base Address Setup
90  */
91 #define CONFIG_SYS_INIT_RAM_LOCK
92 #define CONFIG_SYS_INIT_RAM_ADDR        0xE6000000 /* Initial RAM address */
93 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000 /* End of used area in RAM */
94 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
95                                                 GENERATED_GBL_DATA_SIZE)
96
97 /*
98  * Init Local Bus Memory Controller:
99  *
100  * Bank Bus     Machine PortSz  Size  Device
101  * ---- ---     ------- ------  -----  ------
102  *  0   Local   GPCM    16 bit  256MB FLASH
103  *  1   Local   GPCM     8 bit  128MB GPIO/PIGGY
104  *
105  */
106 /*
107  * FLASH on the Local Bus
108  */
109 #define CONFIG_SYS_FLASH_SIZE           256 /* max FLASH size is 256M */
110
111
112 #define CONFIG_SYS_MAX_FLASH_BANKS      1   /* max num of flash banks   */
113 #define CONFIG_SYS_MAX_FLASH_SECT       512 /* max num of sects on one chip */
114 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
115
116 /*
117  * PRIO1/PIGGY on the local bus CS1
118  */
119
120
121 /*
122  * Serial Port
123  */
124 #define CONFIG_SYS_NS16550_SERIAL
125 #define CONFIG_SYS_NS16550_REG_SIZE     1
126 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
127
128 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
129 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
130
131 /*
132  * QE UEC ethernet configuration
133  */
134 #define CONFIG_UEC_ETH
135 #define CONFIG_ETHPRIME         "UEC0"
136
137 #define CONFIG_UEC_ETH1         /* GETH1 */
138 #define UEC_VERBOSE_DEBUG       1
139
140 #ifdef CONFIG_UEC_ETH1
141 #define CONFIG_SYS_UEC1_UCC_NUM 3       /* UCC4 */
142 #define CONFIG_SYS_UEC1_RX_CLK          QE_CLK_NONE /* not used in RMII Mode */
143 #define CONFIG_SYS_UEC1_TX_CLK          QE_CLK17
144 #define CONFIG_SYS_UEC1_ETH_TYPE        FAST_ETH
145 #define CONFIG_SYS_UEC1_PHY_ADDR        0
146 #define CONFIG_SYS_UEC1_INTERFACE_TYPE  PHY_INTERFACE_MODE_RMII
147 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
148 #endif
149
150 /*
151  * Environment
152  */
153
154 #ifndef CONFIG_SYS_RAMBOOT
155 #ifndef CONFIG_ENV_ADDR
156 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE + \
157                                         CONFIG_SYS_MONITOR_LEN)
158 #endif
159 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K(one sector) for env */
160 #ifndef CONFIG_ENV_OFFSET
161 #define CONFIG_ENV_OFFSET       (CONFIG_SYS_MONITOR_LEN)
162 #endif
163
164 /* Address and size of Redundant Environment Sector     */
165 #define CONFIG_ENV_OFFSET_REDUND        (CONFIG_ENV_OFFSET + \
166                                                 CONFIG_ENV_SECT_SIZE)
167 #define CONFIG_ENV_SIZE_REDUND  (CONFIG_ENV_SIZE)
168
169 #else /* CFG_SYS_RAMBOOT */
170 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - 0x1000)
171 #define CONFIG_ENV_SIZE         0x2000
172 #endif /* CFG_SYS_RAMBOOT */
173
174 /* I2C */
175 #define CONFIG_SYS_I2C
176 #define CONFIG_SYS_NUM_I2C_BUSES        4
177 #define CONFIG_SYS_I2C_MAX_HOPS         1
178 #define CONFIG_SYS_I2C_FSL
179 #define CONFIG_SYS_FSL_I2C_SPEED        200000
180 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
181 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
182 #define CONFIG_SYS_I2C_OFFSET           0x3000
183 #define CONFIG_SYS_FSL_I2C2_SPEED       200000
184 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
185 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
186 #define CONFIG_SYS_I2C_BUSES    {{0, {I2C_NULL_HOP} }, \
187                 {0, {{I2C_MUX_PCA9547, 0x70, 2} } }, \
188                 {0, {{I2C_MUX_PCA9547, 0x70, 1} } }, \
189                 {1, {I2C_NULL_HOP} } }
190
191 #define CONFIG_KM_IVM_BUS               2       /* I2C2 (Mux-Port 1)*/
192
193 #if defined(CONFIG_CMD_NAND)
194 #define CONFIG_NAND_KMETER1
195 #define CONFIG_SYS_MAX_NAND_DEVICE      1
196 #define CONFIG_SYS_NAND_BASE            CONFIG_SYS_KMBEC_FPGA_BASE
197 #endif
198
199 /*
200  * For booting Linux, the board info and command line data
201  * have to be in the first 8 MB of memory, since this is
202  * the maximum mapped by the Linux kernel during initialization.
203  */
204 #define CONFIG_SYS_BOOTMAPSZ            (8 << 20)
205
206 /*
207  * Internal Definitions
208  */
209 #define BOOTFLASH_START 0xF0000000
210
211 #define CONFIG_KM_CONSOLE_TTY   "ttyS0"
212
213 /*
214  * Environment Configuration
215  */
216 #define CONFIG_ENV_OVERWRITE
217 #ifndef CONFIG_KM_DEF_ENV               /* if not set by keymile-common.h */
218 #define CONFIG_KM_DEF_ENV "km-common=empty\0"
219 #endif
220
221 #ifndef CONFIG_KM_DEF_ARCH
222 #define CONFIG_KM_DEF_ARCH      "arch=ppc_82xx\0"
223 #endif
224
225 #define CONFIG_EXTRA_ENV_SETTINGS \
226         CONFIG_KM_DEF_ENV                                               \
227         CONFIG_KM_DEF_ARCH                                              \
228         "newenv="                                                       \
229                 "prot off "__stringify(CONFIG_ENV_ADDR)" +0x40000 && "  \
230                 "era "__stringify(CONFIG_ENV_ADDR)" +0x40000\0"         \
231         "unlock=yes\0"                                                  \
232         ""
233
234 #if defined(CONFIG_UEC_ETH)
235 #define CONFIG_HAS_ETH0
236 #endif
237
238 /*
239  * System IO Config
240  */
241 #define CONFIG_SYS_SICRL        SICRL_IRQ_CKS
242
243 #define CONFIG_SYS_DDRCDR (\
244         DDRCDR_EN | \
245         DDRCDR_PZ_MAXZ | \
246         DDRCDR_NZ_MAXZ | \
247         DDRCDR_M_ODR)
248
249 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000007f
250 #define CONFIG_SYS_DDR_SDRAM_CFG        (SDRAM_CFG_SDRAM_TYPE_DDR2 | \
251                                          SDRAM_CFG_32_BE | \
252                                          SDRAM_CFG_SREN | \
253                                          SDRAM_CFG_HSE)
254
255 #define CONFIG_SYS_DDR_SDRAM_CFG2       0x00401000
256 #define CONFIG_SYS_DDR_CLK_CNTL         (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
257 #define CONFIG_SYS_DDR_INTERVAL ((0x064 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
258                                  (0x200 << SDRAM_INTERVAL_REFINT_SHIFT))
259
260 #define CONFIG_SYS_DDR_CS0_CONFIG       (CSCONFIG_EN | CSCONFIG_AP | \
261                                          CSCONFIG_ODT_WR_CFG | \
262                                          CSCONFIG_ROW_BIT_13 | \
263                                          CSCONFIG_COL_BIT_10)
264
265 #define CONFIG_SYS_DDR_MODE     0x47860242
266 #define CONFIG_SYS_DDR_MODE2    0x8080c000
267
268 #define CONFIG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
269                                  (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
270                                  (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
271                                  (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
272                                  (0 << TIMING_CFG0_WWT_SHIFT) | \
273                                  (0 << TIMING_CFG0_RRT_SHIFT) | \
274                                  (0 << TIMING_CFG0_WRT_SHIFT) | \
275                                  (0 << TIMING_CFG0_RWT_SHIFT))
276
277 #define CONFIG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_40) | \
278                                  (2 << TIMING_CFG1_WRTORD_SHIFT) | \
279                                  (2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
280                                  (3 << TIMING_CFG1_WRREC_SHIFT) | \
281                                  (7 << TIMING_CFG1_REFREC_SHIFT) | \
282                                  (3 << TIMING_CFG1_ACTTORW_SHIFT) | \
283                                  (7 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
284                                  (3 << TIMING_CFG1_PRETOACT_SHIFT))
285
286 #define CONFIG_SYS_DDR_TIMING_2 ((8 << TIMING_CFG2_FOUR_ACT_SHIFT) | \
287                                  (3 << TIMING_CFG2_CKE_PLS_SHIFT) | \
288                                  (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
289                                  (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
290                                  (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
291                                  (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \
292                                  (5 << TIMING_CFG2_CPO_SHIFT))
293
294 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
295
296 #define CONFIG_SYS_KMBEC_FPGA_BASE      0xE8000000
297 #define CONFIG_SYS_KMBEC_FPGA_SIZE      128
298
299 /* EEprom support */
300 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
301
302 /*
303  * Local Bus Configuration & Clock Setup
304  */
305 #define CONFIG_SYS_LCRR_DBYP    0x80000000
306 #define CONFIG_SYS_LCRR_EADC    0x00010000
307 #define CONFIG_SYS_LCRR_CLKDIV  0x00000002
308
309 #define CONFIG_SYS_LBC_LBCR     0x00000000
310
311 #define CONFIG_SYS_APP1_BASE    0xA0000000    /* PAXG */
312 #define CONFIG_SYS_APP1_SIZE    256 /* Megabytes */
313
314 /*
315  * Init Local Bus Memory Controller:
316  *                                    Device on board
317  * Bank Bus     Machine PortSz Size   TUDA1  TUXA1  TUGE1   KMSUPX4 KMOPTI2
318  * -----------------------------------------------------------------------------
319  *  2   Local   GPCM    8 bit  256MB  PAXG   LPXF   PAXI    LPXF    PAXE
320  *  3   Local   GPCM    8 bit  256MB  PINC3  PINC2  unused  unused  OPI2(16 bit)
321  *
322  *                                    Device on board (continued)
323  * Bank Bus     Machine PortSz Size   KMTEPR2
324  * -----------------------------------------------------------------------------
325  *  2   Local   GPCM    8 bit  256MB  NVRAM
326  *  3   Local   GPCM    8 bit  256MB  TEP2 (16 bit)
327  */
328
329
330 #endif /* __CONFIG_H */