3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
5 * SPDX-License-Identifier: GPL-2.0+
11 #define CONFIG_405EP 1 /* this is a PPC405 CPU */
12 #define CONFIG_IO 1 /* on a Io board */
14 #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
17 * Include common defines/options for all AMCC eval boards
19 #define CONFIG_HOSTNAME io
20 #define CONFIG_IDENT_STRING " io 0.06"
21 #include "amcc-common.h"
23 #define CONFIG_BOARD_EARLY_INIT_F
24 #define CONFIG_BOARD_EARLY_INIT_R
25 #define CONFIG_MISC_INIT_R
26 #define CONFIG_LAST_STAGE_INIT
28 #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
33 #define PLLMR0_DEFAULT PLLMR0_266_133_66
34 #define PLLMR1_DEFAULT PLLMR1_266_133_66
36 #undef CONFIG_ZERO_BOOTDELAY_CHECK /* ignore keypress on bootdelay==0 */
38 /* new uImage format support */
39 #define CONFIG_FIT_DISABLE_SHA256
41 #define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
44 * Default environment variables
46 #define CONFIG_EXTRA_ENV_SETTINGS \
48 CONFIG_AMCC_DEF_ENV_POWERPC \
49 CONFIG_AMCC_DEF_ENV_NOR_UPD \
50 "kernel_addr=fc000000\0" \
51 "fdt_addr=fc1e0000\0" \
52 "ramdisk_addr=fc200000\0" \
55 #define CONFIG_PHY_ADDR 4 /* PHY address */
56 #define CONFIG_HAS_ETH0
57 #define CONFIG_HAS_ETH1
58 #define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */
59 #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
62 * Commands additional to the ones defined in amcc-common.h
64 #define CONFIG_CMD_DTT
65 #undef CONFIG_CMD_DIAG
66 #undef CONFIG_CMD_EEPROM
70 * SDRAM configuration (please see cpu/ppc/sdram.[ch])
72 #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
74 /* SDRAM timings used in datasheet */
75 #define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
76 #define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
77 #define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */
78 #define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
79 #define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
82 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
83 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
84 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD.
85 * The Linux BASE_BAUD define should match this configuration.
86 * baseBaud = cpuClock/(uartDivisor*16)
87 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
88 * set Linux BASE_BAUD to 403200.
90 #define CONFIG_CONS_INDEX 1 /* Use UART0 */
91 #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
92 #undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
93 #define CONFIG_SYS_BASE_BAUD 691200
98 #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
100 /* Temp sensor/hwmon/dtt */
101 #define CONFIG_DTT_LM63 1 /* National LM63 */
102 #define CONFIG_DTT_SENSORS { 0 } /* Sensor addresses */
103 #define CONFIG_DTT_PWM_LOOKUPTABLE \
104 { { 40, 10 }, { 50, 20 }, { 60, 40 } }
105 #define CONFIG_DTT_TACH_LIMIT 0xa10
110 #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
111 #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
113 #define CONFIG_SYS_FLASH_BASE 0xFC000000
114 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
116 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
117 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
119 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
120 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
122 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */
124 #define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
125 #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */
127 #ifdef CONFIG_ENV_IS_IN_FLASH
128 #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
129 #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
130 #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
132 /* Address and size of Redundant Environment Sector */
133 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
134 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
138 #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
139 #define CONFIG_BITBANGMII_MULTI
141 #define CONFIG_SYS_MDIO_PIN (0x80000000 >> 13) /* our MDIO is GPIO0 */
142 #define CONFIG_SYS_MDC_PIN (0x80000000 >> 7) /* our MDC is GPIO7 */
144 #define CONFIG_SYS_GBIT_MII_BUSNAME "io_miiphy"
147 * PPC405 GPIO Configuration
149 #define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \
152 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
153 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
154 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
155 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
156 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
157 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
158 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
159 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO7 TS5 */ \
160 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
161 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
162 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
163 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
164 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
165 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
166 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
167 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
168 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
169 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
170 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
171 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
172 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
173 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
174 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
175 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
176 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
177 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
178 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
179 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
180 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
181 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
182 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
183 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
188 * Definitions for initial stack pointer and data area (in data cache)
190 /* use on chip memory (OCM) for temperary stack until sdram is tested */
191 #define CONFIG_SYS_TEMP_STACK_OCM 1
193 /* On Chip Memory location */
194 #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
195 #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
196 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */
197 #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE
199 #define CONFIG_SYS_GBL_DATA_OFFSET \
200 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
201 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
204 * External Bus Controller (EBC) Setup
207 /* Memory Bank 0 (NOR-FLASH) initialization */
208 #define CONFIG_SYS_EBC_PB0AP 0xa382a880
209 /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit */
210 #define CONFIG_SYS_EBC_PB0CR 0xFC0DA000
212 /* Memory Bank 1 (NVRAM) initializatio */
213 #define CONFIG_SYS_EBC_PB1AP 0x92015480
214 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
215 #define CONFIG_SYS_EBC_PB1CR 0x7f318000
217 /* Memory Bank 2 (FPGA) initialization */
218 #define CONFIG_SYS_FPGA0_BASE 0x7f100000
219 #define CONFIG_SYS_EBC_PB2AP 0x02025080
220 /* BAS=0x7f1,BS=1MB,BU=R/W,BW=16bit */
221 #define CONFIG_SYS_EBC_PB2CR 0x7f11a000
223 #define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
224 #define CONFIG_SYS_FPGA_DONE(k) 0x0010
226 #define CONFIG_SYS_FPGA_COUNT 1
228 #define CONFIG_SYS_FPGA_PTR \
229 { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE }
231 #define CONFIG_SYS_FPGA_COMMON
233 /* Memory Bank 3 (Latches) initialization */
234 #define CONFIG_SYS_LATCH_BASE 0x7f200000
235 #define CONFIG_SYS_EBC_PB3AP 0xa2015480
236 /* BAS=0x7f2,BS=1MB,BU=R/W,BW=16bit */
237 #define CONFIG_SYS_EBC_PB3CR 0x7f21a000
239 #define CONFIG_SYS_LATCH0_RESET 0xffff
240 #define CONFIG_SYS_LATCH0_BOOT 0xffff
241 #define CONFIG_SYS_LATCH1_RESET 0xffbf
242 #define CONFIG_SYS_LATCH1_BOOT 0xffff
244 #endif /* __CONFIG_H */