1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (C) 2010 Heiko Schocher <hs@denx.de>
6 * Copyright (C) 2009 Ilya Yanok <yanok@emcraft.com>
9 #ifndef __IMX27LITE_COMMON_CONFIG_H
10 #define __IMX27LITE_COMMON_CONFIG_H
16 #define CONFIG_MX27_CLK32 32768 /* OSC32K frequency */
18 #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
19 #define CONFIG_SETUP_MEMORY_TAGS 1
20 #define CONFIG_INITRD_TAG 1
23 * Lowlevel configuration
25 #define SDRAM_ESDCFG_REGISTER_VAL(cas) \
36 #define SDRAM_ESDCTL_REGISTER_VAL \
46 #define SDRAM_ALL_VAL 0xf00
48 #define SDRAM_MODE_REGISTER_VAL 0x33 /* BL: 8, CAS: 3 */
49 #define SDRAM_EXT_MODE_REGISTER_VAL 0x1000000
51 #define MPCTL0_VAL 0x1ef15d5
53 #define SPCTL0_VAL 0x043a1c09
55 #define CSCR_VAL 0x33f08107
57 #define PCDR0_VAL 0x120470c3
58 #define PCDR1_VAL 0x03030303
59 #define PCCR0_VAL 0xffffffff
60 #define PCCR1_VAL 0xfffffffc
62 #define AIPI1_PSR0_VAL 0x20040304
63 #define AIPI1_PSR1_VAL 0xdffbfcfb
64 #define AIPI2_PSR0_VAL 0x07ffc200
65 #define AIPI2_PSR1_VAL 0xffffffff
71 #define CONFIG_SYS_MALLOC_LEN (0x10000 + 512 * 1024)
72 /* memtest start address */
73 #define CONFIG_SYS_MEMTEST_START 0xA0000000
74 #define CONFIG_SYS_MEMTEST_END 0xA1000000 /* 16MB RAM test */
75 #define PHYS_SDRAM_1 0xA0000000 /* DDR Start */
76 #define PHYS_SDRAM_1_SIZE 0x08000000 /* DDR size 128MB */
81 #define CONFIG_MXC_UART
82 #define CONFIG_MXC_UART_BASE UART1_BASE
87 #define CONFIG_FLASH_CFI_DRIVER
88 #define CONFIG_SYS_FLASH_CFI
89 /* Use buffered writes (~10x faster) */
90 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
91 /* Use hardware sector protection */
92 #define CONFIG_SYS_FLASH_PROTECTION 1
93 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
94 /* CS2 Base address */
95 #define PHYS_FLASH_1 0xc0000000
96 /* Flash Base for U-Boot */
97 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
98 #define CONFIG_SYS_MAX_FLASH_SECT (PHYS_FLASH_SIZE / \
99 CONFIG_SYS_FLASH_SECT_SZ)
100 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
101 #define CONFIG_SYS_MONITOR_LEN 0x40000 /* Reserve 256KiB */
102 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
103 /* Address and size of Redundant Environment Sector */
104 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
105 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
110 #define CONFIG_FEC_MXC
111 #define CONFIG_FEC_MXC_PHYADDR 0x1f
116 #define CONFIG_FLASH_CFI_MTD
121 #define CONFIG_MXC_NAND_REGS_BASE 0xd8000000
122 #define CONFIG_SYS_MAX_NAND_DEVICE 1
123 #define CONFIG_SYS_NAND_BASE 0xd8000000
124 #define CONFIG_JFFS2_NAND
125 #define CONFIG_MXC_NAND_HWECC
128 * U-Boot general configuration
130 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
131 /* Boot Argument Buffer Size */
132 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
134 #define CONFIG_LOADADDR 0xa0800000 /* loadaddr env var */
135 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
137 #define CONFIG_EXTRA_ENV_SETTINGS \
139 "nfsargs=setenv bootargs root=/dev/nfs rw " \
140 "nfsroot=${serverip}:${rootpath}\0" \
141 "ramargs=setenv bootargs root=/dev/ram rw\0" \
142 "addip=setenv bootargs ${bootargs} " \
143 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
144 ":${hostname}:${netdev}:off panic=1\0" \
145 "addtty=setenv bootargs ${bootargs}" \
146 " console=ttymxc0,${baudrate}\0" \
147 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
148 "addmisc=setenv bootargs ${bootargs}\0" \
149 "u-boot=" CONFIG_HOSTNAME "/u-boot.bin\0" \
150 "kernel_addr_r=a0800000\0" \
151 "bootfile=" CONFIG_HOSTNAME "/uImage\0" \
152 "rootpath=/opt/eldk-4.2-arm/arm\0" \
153 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
154 "run nfsargs addip addtty addmtd addmisc;" \
156 "bootcmd=run net_nfs\0" \
157 "load=tftp ${loadaddr} ${u-boot}\0" \
158 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
159 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
160 " +${filesize};cp.b ${fileaddr} " \
161 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
162 "upd=run load update\0" \
163 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \
164 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
166 /* additions for new relocation code, must be added to all boards */
167 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
168 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
169 GENERATED_GBL_DATA_SIZE)
170 #endif /* __IMX27LITE_COMMON_CONFIG_H */