2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * (C) Copyright 2005-2007
6 * Modified for InterControl digsyMTC MPC5200 board by
7 * Frank Bodammer, GCD Hard- & Software GmbH,
8 * frank.bodammer@gcd-solutions.de
10 * (C) Copyright 2009 Semihalf
11 * Optimized for digsyMTC by: Grzegorz Bernacki <gjb@semihalf.com>
13 * See file CREDITS for list of people who contributed to this
16 * This program is free software\; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation\; either version 2 of
19 * the License, or (at your option) any later version.
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY\; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
26 * You should have received a copy of the GNU General Public License
27 * along with this program\; if not, write to the Free Software
28 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
36 * High Level Configuration Options
39 #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
40 #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
41 #define CONFIG_DIGSY_MTC 1 /* ... on InterControl digsyMTC board */
43 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000
45 #define BOOTFLAG_COLD 0x01
46 #define BOOTFLAG_WARM 0x02
48 #define CONFIG_SYS_CACHELINE_SIZE 32
51 * Serial console configuration
53 #define CONFIG_PSC_CONSOLE 4 /* console is on PSC4 */
54 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
55 #define CONFIG_SYS_BAUDRATE_TABLE \
56 { 9600, 19200, 38400, 57600, 115200, 230400 }
60 * 0x40000000 - 0x4fffffff - PCI Memory
61 * 0x50000000 - 0x50ffffff - PCI IO Space
64 #define CONFIG_PCI_PNP 1
65 #define CONFIG_PCI_SCAN_SHOW 1
67 #define CONFIG_PCI_MEM_BUS 0x40000000
68 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
69 #define CONFIG_PCI_MEM_SIZE 0x10000000
71 #define CONFIG_PCI_IO_BUS 0x50000000
72 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
73 #define CONFIG_PCI_IO_SIZE 0x01000000
78 #define CONFIG_DOS_PARTITION
82 * Command line configuration.
84 #include <config_cmd_default.h>
86 #define CONFIG_CMD_DFL
87 #define CONFIG_CMD_CACHE
88 #define CONFIG_CMD_DATE
89 #define CONFIG_CMD_DHCP
90 #define CONFIG_CMD_DIAG
91 #define CONFIG_CMD_EEPROM
92 #define CONFIG_CMD_ELF
93 #define CONFIG_CMD_EXT2
94 #define CONFIG_CMD_FAT
95 #define CONFIG_CMD_I2C
96 #define CONFIG_CMD_IDE
97 #define CONFIG_CMD_IRQ
98 #define CONFIG_CMD_MII
99 #define CONFIG_CMD_PCI
100 #define CONFIG_CMD_PING
101 #define CONFIG_CMD_REGINFO
102 #define CONFIG_CMD_SAVES
103 #define CONFIG_CMD_SPI
104 #define CONFIG_CMD_USB
106 #if (TEXT_BASE == 0xFF000000)
107 #define CONFIG_SYS_LOWBOOT 1
113 #define CONFIG_BOOTDELAY 1
115 #undef CONFIG_BOOTARGS
117 #define CONFIG_EXTRA_ENV_SETTINGS \
119 "console=ttyPSC0\0" \
120 "kernel_addr_r=400000\0" \
121 "fdt_addr_r=600000\0" \
122 "nfsargs=setenv bootargs root=/dev/nfs rw " \
123 "nfsroot=${serverip}:${rootpath}\0" \
124 "addip=setenv bootargs ${bootargs} " \
125 "ip=${ipaddr}:${serverip}:${gatewayip}:"\
126 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
127 "addcons=setenv bootargs ${bootargs} console=${console},${baudrate}\0"\
128 "rootpath=/opt/eldk/ppc_6xx\0" \
129 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
130 "tftp ${fdt_addr_r} ${fdt_file};" \
131 "run nfsargs addip addcons;" \
132 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
133 "load=tftp 200000 ${u-boot}\0" \
134 "update=protect off FFF00000 +${filesize};" \
135 "erase FFF00000 +${filesize};" \
136 "cp.b 200000 FFF00000 ${filesize};" \
137 "protect on FFF00000 +${filesize}\0" \
143 #define CONFIG_HARD_SPI 1
144 #define CONFIG_MPC52XX_SPI 1
149 #define CONFIG_HARD_I2C 1
150 #define CONFIG_SYS_I2C_MODULE 1
151 #define CONFIG_SYS_I2C_SPEED 100000
152 #define CONFIG_SYS_I2C_SLAVE 0x7F
155 * EEPROM configuration
157 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
158 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
159 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
160 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
165 #define CONFIG_RTC_DS1337
166 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
169 * Flash configuration
171 #define CONFIG_SYS_FLASH_CFI 1
172 #define CONFIG_FLASH_CFI_DRIVER 1
174 #define CONFIG_SYS_FLASH_BASE 0xFF000000
175 #define CONFIG_SYS_FLASH_SIZE 0x01000000
177 #define CONFIG_SYS_MAX_FLASH_BANKS 1
178 #define CONFIG_SYS_MAX_FLASH_SECT 256
179 #define CONFIG_FLASH_16BIT
180 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
181 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
182 #define CONFIG_SYS_FLASH_ERASE_TOUT 240000
183 #define CONFIG_SYS_FLASH_WRITE_TOUT 500
185 #define CONFIG_OF_LIBFDT 1
186 #define CONFIG_OF_BOARD_SETUP 1
188 #define OF_CPU "PowerPC,5200@0"
189 #define OF_SOC "soc5200@f0000000"
190 #define OF_TBCLK (bd->bi_busfreq / 4)
192 #define CONFIG_BOARD_EARLY_INIT_R
193 #define CONFIG_MISC_INIT_R
196 * Environment settings
198 #define CONFIG_ENV_IS_IN_FLASH 1
199 #if defined(CONFIG_LOWBOOT)
200 #define CONFIG_ENV_ADDR 0xFF060000
201 #else /* CONFIG_LOWBOOT */
202 #define CONFIG_ENV_ADDR 0xFFF60000
203 #endif /* CONFIG_LOWBOOT */
204 #define CONFIG_ENV_SIZE 0x10000
205 #define CONFIG_ENV_SECT_SIZE 0x20000
206 #define CONFIG_ENV_OVERWRITE 1
211 #define CONFIG_SYS_MBAR 0xF0000000
212 #define CONFIG_SYS_SDRAM_BASE 0x00000000
213 #if !defined(CONFIG_SYS_LOWBOOT)
214 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
216 #define CONFIG_SYS_DEFAULT_MBAR 0xF0000000
220 * Use SRAM until RAM will be available
222 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
223 #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
225 #define CONFIG_SYS_GBL_DATA_SIZE 4096
226 #define CONFIG_SYS_GBL_DATA_OFFSET \
227 (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
228 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
230 #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
231 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
232 #define CONFIG_SYS_RAMBOOT 1
235 #define CONFIG_SYS_MONITOR_LEN (256 << 10)
236 #define CONFIG_SYS_MALLOC_LEN (4096 << 10)
237 #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
240 * Ethernet configuration
242 #define CONFIG_MPC5xxx_FEC 1
243 #define CONFIG_MPC5xxx_FEC_MII100
244 #define CONFIG_PHY_ADDR 0x00
245 #define CONFIG_PHY_RESET_DELAY 1000
247 #define CONFIG_NETCONSOLE /* include NetConsole support */
251 * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1)
252 * Bit 0 (mask 0x80000000) : 0x1
253 * SPI on Tmr2/3/4/5 pins
254 * Bit 2:3 (mask 0x30000000) : 0x2
255 * ATA cs0/1 on csb_4/5
256 * Bit 6:7 (mask 0x03000000) : 0x2
257 * Ethernet 100Mbit with MD
258 * Bits 12:15 (mask 0x000f0000): 0x5
260 * Bits 18:19 (mask 0x00003000) : 0x2
261 * PSC3 - USB2 on PSC3
262 * Bits 20:23 (mask 0x00000f00) : 0x1
263 * PSC2 - CAN1&2 on PSC2 pins
264 * Bits 25:27 (mask 0x00000070) : 0x1
265 * PSC1 - AC97 functionality
266 * Bits 29:31 (mask 0x00000007) : 0x2
268 #define CONFIG_SYS_GPS_PORT_CONFIG 0xA2552112
271 * Miscellaneous configurable options
273 #define CONFIG_SYS_LONGHELP
274 #define CONFIG_AUTO_COMPLETE 1
275 #define CONFIG_SYS_PROMPT "=> "
276 #define CONFIG_SYS_HUSH_PARSER
277 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
279 #define CONFIG_AUTOBOOT_KEYED
280 #define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds\n", bootdelay
281 #define CONFIG_AUTOBOOT_DELAY_STR " "
283 #define CONFIG_LOOPW 1
284 #define CONFIG_MX_CYCLIC 1
285 #define CONFIG_ZERO_BOOTDELAY_CHECK
287 #define CONFIG_SYS_CBSIZE 1024
288 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
289 #define CONFIG_SYS_MAXARGS 32
290 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
292 #define CONFIG_SYS_ALT_MEMTEST
293 #define CONFIG_SYS_MEMTEST_SCRATCH 0x00001000
294 #define CONFIG_SYS_MEMTEST_START 0x00010000
295 #define CONFIG_SYS_MEMTEST_END 0x019fffff
297 #define CONFIG_SYS_LOAD_ADDR 0x00100000
299 #define CONFIG_SYS_HZ 1000
302 * Various low-level settings
304 #define CONFIG_SYS_SDRAM_CS1 1
305 #define CONFIG_SYS_XLB_PIPELINING 1
307 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
308 #define CONFIG_SYS_HID0_FINAL HID0_ICE
310 #if defined(CONFIG_SYS_LOWBOOT)
311 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
312 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
313 #define CONFIG_SYS_BOOTCS_CFG 0x0002DD00
316 #define CONFIG_SYS_CS4_START 0x60000000
317 #define CONFIG_SYS_CS4_SIZE 0x1000
318 #define CONFIG_SYS_CS4_CFG 0x0008FC00
320 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
321 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
322 #define CONFIG_SYS_CS0_CFG 0x0002DD00
324 #define CONFIG_SYS_CS_BURST 0x00000000
325 #define CONFIG_SYS_CS_DEADCYCLE 0x11111111
327 #if !defined(CONFIG_SYS_LOWBOOT)
328 #define CONFIG_SYS_RESET_ADDRESS 0xfff00100
330 #define CONFIG_SYS_RESET_ADDRESS 0xff000100
336 #define CONFIG_USB_OHCI_NEW
337 #define CONFIG_SYS_OHCI_BE_CONTROLLER
338 #define CONFIG_USB_STORAGE
340 #define CONFIG_USB_CLOCK 0x00013333
341 #define CONFIG_USB_CONFIG 0x00002000
343 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
344 #define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
345 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
346 #define CONFIG_SYS_USB_OHCI_CPU_INIT
351 #define CONFIG_IDE_RESET
352 #define CONFIG_IDE_PREINIT
354 #define CONFIG_SYS_ATA_CS_ON_I2C2
355 #define CONFIG_SYS_IDE_MAXBUS 1
356 #define CONFIG_SYS_IDE_MAXDEVICE 1
358 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
359 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
360 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
361 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
362 #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
363 #define CONFIG_SYS_ATA_STRIDE 4
365 #define CONFIG_ATAPI 1
366 #define CONFIG_LBA48 1
368 #endif /* __CONFIG_H */