powerpc/corenet_ds: Get rid of the SRIOBOOT_MASTER build target
[oweals/u-boot.git] / include / configs / corenet_ds.h
1 /*
2  * Copyright 2009-2012 Freescale Semiconductor, Inc.
3  *
4  * See file CREDITS for list of people who contributed to this
5  * project.
6  *
7  * This program is free software; you can redistribute it and/or
8  * modify it under the terms of the GNU General Public License as
9  * published by the Free Software Foundation; either version 2 of
10  * the License, or (at your option) any later version.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15  * GNU General Public License for more details.
16  *
17  * You should have received a copy of the GNU General Public License
18  * along with this program; if not, write to the Free Software
19  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20  * MA 02111-1307 USA
21  */
22
23 /*
24  * Corenet DS style board configuration file
25  */
26 #ifndef __CONFIG_H
27 #define __CONFIG_H
28
29 #include "../board/freescale/common/ics307_clk.h"
30
31 #ifdef CONFIG_RAMBOOT_PBL
32 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
33 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
34 #endif
35
36 #ifdef CONFIG_SRIOBOOT_SLAVE
37 /* Set 1M boot space */
38 #define CONFIG_SYS_SRIOBOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
39 #define CONFIG_SYS_SRIOBOOT_SLAVE_ADDR_PHYS \
40                 (0x300000000ull | CONFIG_SYS_SRIOBOOT_SLAVE_ADDR)
41 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
42 #define CONFIG_SYS_NO_FLASH
43 #endif
44
45 /* High Level Configuration Options */
46 #define CONFIG_BOOKE
47 #define CONFIG_E500                     /* BOOKE e500 family */
48 #define CONFIG_E500MC                   /* BOOKE e500mc family */
49 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
50 #define CONFIG_MPC85xx                  /* MPC85xx/PQ3 platform */
51 #define CONFIG_FSL_CORENET              /* Freescale CoreNet platform */
52 #define CONFIG_MP                       /* support multiple processors */
53
54 #ifndef CONFIG_SYS_TEXT_BASE
55 #define CONFIG_SYS_TEXT_BASE    0xeff80000
56 #endif
57
58 #ifndef CONFIG_RESET_VECTOR_ADDRESS
59 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
60 #endif
61
62 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
63 #define CONFIG_SYS_NUM_CPC              CONFIG_NUM_DDR_CONTROLLERS
64 #define CONFIG_FSL_ELBC                 /* Has Enhanced localbus controller */
65 #define CONFIG_PCI                      /* Enable PCI/PCIE */
66 #define CONFIG_PCIE1                    /* PCIE controler 1 */
67 #define CONFIG_PCIE2                    /* PCIE controler 2 */
68 #define CONFIG_FSL_PCI_INIT             /* Use common FSL init code */
69 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
70
71 #define CONFIG_SYS_SRIO
72 #define CONFIG_SRIO1                    /* SRIO port 1 */
73 #define CONFIG_SRIO2                    /* SRIO port 2 */
74
75 #define CONFIG_FSL_LAW                  /* Use common FSL init code */
76
77 #define CONFIG_ENV_OVERWRITE
78
79 #ifdef CONFIG_SYS_NO_FLASH
80 #if !defined(CONFIG_SRIOBOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
81 #define CONFIG_ENV_IS_NOWHERE
82 #endif
83 #else
84 #define CONFIG_FLASH_CFI_DRIVER
85 #define CONFIG_SYS_FLASH_CFI
86 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
87 #endif
88
89 #if defined(CONFIG_SPIFLASH)
90 #define CONFIG_SYS_EXTRA_ENV_RELOC
91 #define CONFIG_ENV_IS_IN_SPI_FLASH
92 #define CONFIG_ENV_SPI_BUS              0
93 #define CONFIG_ENV_SPI_CS               0
94 #define CONFIG_ENV_SPI_MAX_HZ           10000000
95 #define CONFIG_ENV_SPI_MODE             0
96 #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
97 #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
98 #define CONFIG_ENV_SECT_SIZE            0x10000
99 #elif defined(CONFIG_SDCARD)
100 #define CONFIG_SYS_EXTRA_ENV_RELOC
101 #define CONFIG_ENV_IS_IN_MMC
102 #define CONFIG_FSL_FIXED_MMC_LOCATION
103 #define CONFIG_SYS_MMC_ENV_DEV          0
104 #define CONFIG_ENV_SIZE                 0x2000
105 #define CONFIG_ENV_OFFSET               (512 * 1097)
106 #elif defined(CONFIG_NAND)
107 #define CONFIG_SYS_EXTRA_ENV_RELOC
108 #define CONFIG_ENV_IS_IN_NAND
109 #define CONFIG_ENV_SIZE                 CONFIG_SYS_NAND_BLOCK_SIZE
110 #define CONFIG_ENV_OFFSET               (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
111 #elif defined(CONFIG_SRIOBOOT_SLAVE)
112 #define CONFIG_ENV_IS_IN_REMOTE
113 #define CONFIG_ENV_ADDR         0xffe20000
114 #define CONFIG_ENV_SIZE         0x2000
115 #elif defined(CONFIG_ENV_IS_NOWHERE)
116 #define CONFIG_ENV_SIZE         0x2000
117 #else
118 #define CONFIG_ENV_IS_IN_FLASH
119 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
120 #define CONFIG_ENV_SIZE         0x2000
121 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
122 #endif
123
124 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk() /* sysclk for MPC85xx */
125
126 /*
127  * These can be toggled for performance analysis, otherwise use default.
128  */
129 #define CONFIG_SYS_CACHE_STASHING
130 #define CONFIG_BACKSIDE_L2_CACHE
131 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
132 #define CONFIG_BTB                      /* toggle branch predition */
133 #define CONFIG_DDR_ECC
134 #ifdef CONFIG_DDR_ECC
135 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
136 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
137 #endif
138
139 #define CONFIG_ENABLE_36BIT_PHYS
140
141 #ifdef CONFIG_PHYS_64BIT
142 #define CONFIG_ADDR_MAP
143 #define CONFIG_SYS_NUM_ADDR_MAP         64      /* number of TLB1 entries */
144 #endif
145
146 #define CONFIG_POST CONFIG_SYS_POST_MEMORY      /* test POST memory test */
147 #define CONFIG_SYS_MEMTEST_START        0x00200000      /* memtest works on */
148 #define CONFIG_SYS_MEMTEST_END          0x00400000
149 #define CONFIG_SYS_ALT_MEMTEST
150 #define CONFIG_PANIC_HANG       /* do not reset board on panic */
151
152 /*
153  *  Config the L3 Cache as L3 SRAM
154  */
155 #define CONFIG_SYS_INIT_L3_ADDR         CONFIG_RAMBOOT_TEXT_BASE
156 #ifdef CONFIG_PHYS_64BIT
157 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
158 #else
159 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    CONFIG_SYS_INIT_L3_ADDR
160 #endif
161 #define CONFIG_SYS_L3_SIZE              (1024 << 10)
162 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
163
164 #ifdef CONFIG_PHYS_64BIT
165 #define CONFIG_SYS_DCSRBAR              0xf0000000
166 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
167 #endif
168
169 /* EEPROM */
170 #define CONFIG_ID_EEPROM
171 #define CONFIG_SYS_I2C_EEPROM_NXID
172 #define CONFIG_SYS_EEPROM_BUS_NUM       0
173 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x57
174 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
175
176 /*
177  * DDR Setup
178  */
179 #define CONFIG_VERY_BIG_RAM
180 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
181 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
182
183 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
184 #define CONFIG_CHIP_SELECTS_PER_CTRL    (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
185
186 #define CONFIG_DDR_SPD
187 #define CONFIG_FSL_DDR3
188
189 #ifdef CONFIG_P3060QDS
190 #define CONFIG_SYS_SPD_BUS_NUM  0
191 #else
192 #define CONFIG_SYS_SPD_BUS_NUM  1
193 #endif
194 #define SPD_EEPROM_ADDRESS1     0x51
195 #define SPD_EEPROM_ADDRESS2     0x52
196 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1     /* for p3041/p5010 */
197 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
198
199 /*
200  * Local Bus Definitions
201  */
202
203 /* Set the local bus clock 1/8 of platform clock */
204 #define CONFIG_SYS_LBC_LCRR             LCRR_CLKDIV_8
205
206 #define CONFIG_SYS_FLASH_BASE           0xe0000000      /* Start of PromJet */
207 #ifdef CONFIG_PHYS_64BIT
208 #define CONFIG_SYS_FLASH_BASE_PHYS      0xfe0000000ull
209 #else
210 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
211 #endif
212
213 #define CONFIG_SYS_FLASH_BR_PRELIM \
214                 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
215                  | BR_PS_16 | BR_V)
216 #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
217                                         | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
218
219 #define CONFIG_SYS_BR1_PRELIM \
220         (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
221 #define CONFIG_SYS_OR1_PRELIM   0xf8000ff7
222
223 #define PIXIS_BASE              0xffdf0000      /* PIXIS registers */
224 #ifdef CONFIG_PHYS_64BIT
225 #define PIXIS_BASE_PHYS         0xfffdf0000ull
226 #else
227 #define PIXIS_BASE_PHYS         PIXIS_BASE
228 #endif
229
230 #define CONFIG_SYS_BR3_PRELIM   (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
231 #define CONFIG_SYS_OR3_PRELIM   0xffffeff7      /* 32KB but only 4k mapped */
232
233 #define PIXIS_LBMAP_SWITCH      7
234 #define PIXIS_LBMAP_MASK        0xf0
235 #define PIXIS_LBMAP_SHIFT       4
236 #define PIXIS_LBMAP_ALTBANK     0x40
237
238 #define CONFIG_SYS_FLASH_QUIET_TEST
239 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
240
241 #define CONFIG_SYS_MAX_FLASH_BANKS      2               /* number of banks */
242 #define CONFIG_SYS_MAX_FLASH_SECT       1024            /* sectors per device */
243 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000           /* Flash Erase Timeout (ms) */
244 #define CONFIG_SYS_FLASH_WRITE_TOUT     500             /* Flash Write Timeout (ms) */
245
246 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE    /* start of monitor */
247
248 #if defined(CONFIG_RAMBOOT_PBL)
249 #define CONFIG_SYS_RAMBOOT
250 #endif
251
252 /* Nand Flash */
253 #ifdef CONFIG_NAND_FSL_ELBC
254 #define CONFIG_SYS_NAND_BASE            0xffa00000
255 #ifdef CONFIG_PHYS_64BIT
256 #define CONFIG_SYS_NAND_BASE_PHYS       0xfffa00000ull
257 #else
258 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
259 #endif
260
261 #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
262 #define CONFIG_SYS_MAX_NAND_DEVICE      1
263 #define CONFIG_MTD_NAND_VERIFY_WRITE
264 #define CONFIG_CMD_NAND
265 #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
266
267 /* NAND flash config */
268 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
269                                | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
270                                | BR_PS_8               /* Port Size = 8 bit */ \
271                                | BR_MS_FCM             /* MSEL = FCM */ \
272                                | BR_V)                 /* valid */
273 #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000        /* length 256K */ \
274                                | OR_FCM_PGS            /* Large Page*/ \
275                                | OR_FCM_CSCT \
276                                | OR_FCM_CST \
277                                | OR_FCM_CHT \
278                                | OR_FCM_SCY_1 \
279                                | OR_FCM_TRLX \
280                                | OR_FCM_EHTR)
281
282 #ifdef CONFIG_NAND
283 #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
284 #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
285 #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
286 #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
287 #else
288 #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
289 #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
290 #define CONFIG_SYS_BR2_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
291 #define CONFIG_SYS_OR2_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
292 #endif
293 #else
294 #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
295 #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
296 #endif /* CONFIG_NAND_FSL_ELBC */
297
298 #define CONFIG_SYS_FLASH_EMPTY_INFO
299 #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
300 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
301
302 #define CONFIG_BOARD_EARLY_INIT_F
303 #define CONFIG_BOARD_EARLY_INIT_R       /* call board_early_init_r function */
304 #define CONFIG_MISC_INIT_R
305
306 #define CONFIG_HWCONFIG
307
308 /* define to use L1 as initial stack */
309 #define CONFIG_L1_INIT_RAM
310 #define CONFIG_SYS_INIT_RAM_LOCK
311 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
312 #ifdef CONFIG_PHYS_64BIT
313 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
314 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
315 /* The assembler doesn't like typecast */
316 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
317         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
318           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
319 #else
320 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
321 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
322 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
323 #endif
324 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000      /* Size of used area in RAM */
325
326 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
327 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
328
329 #define CONFIG_SYS_MONITOR_LEN          (512 * 1024)
330 #define CONFIG_SYS_MALLOC_LEN           (1024 * 1024)   /* Reserved for malloc */
331
332 /* Serial Port - controlled on board with jumper J8
333  * open - index 2
334  * shorted - index 1
335  */
336 #define CONFIG_CONS_INDEX       1
337 #define CONFIG_SYS_NS16550
338 #define CONFIG_SYS_NS16550_SERIAL
339 #define CONFIG_SYS_NS16550_REG_SIZE     1
340 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
341
342 #define CONFIG_SYS_BAUDRATE_TABLE       \
343         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
344
345 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
346 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
347 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
348 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
349
350 /* Use the HUSH parser */
351 #define CONFIG_SYS_HUSH_PARSER
352
353 /* pass open firmware flat tree */
354 #define CONFIG_OF_LIBFDT
355 #define CONFIG_OF_BOARD_SETUP
356 #define CONFIG_OF_STDOUT_VIA_ALIAS
357
358 /* new uImage format support */
359 #define CONFIG_FIT
360 #define CONFIG_FIT_VERBOSE      /* enable fit_format_{error,warning}() */
361
362 /* I2C */
363 #define CONFIG_FSL_I2C          /* Use FSL common I2C driver */
364 #define CONFIG_HARD_I2C         /* I2C with hardware support */
365 #define CONFIG_I2C_MULTI_BUS
366 #define CONFIG_I2C_CMD_TREE
367 #define CONFIG_SYS_I2C_SPEED            400000  /* I2C speed and slave address */
368 #define CONFIG_SYS_I2C_SLAVE            0x7F
369 #define CONFIG_SYS_I2C_OFFSET           0x118000
370 #define CONFIG_SYS_I2C2_OFFSET          0x118100
371
372 /*
373  * RapidIO
374  */
375 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
376 #ifdef CONFIG_PHYS_64BIT
377 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
378 #else
379 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xa0000000
380 #endif
381 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000      /* 256M */
382
383 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
384 #ifdef CONFIG_PHYS_64BIT
385 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
386 #else
387 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xb0000000
388 #endif
389 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000      /* 256M */
390
391 /*
392  * for slave u-boot IMAGE instored in master memory space,
393  * PHYS must be aligned based on the SIZE
394  */
395 #define CONFIG_SRIOBOOT_SLAVE_IMAGE_MEM_PHYS 0xfef080000ull
396 #define CONFIG_SRIOBOOT_SLAVE_IMAGE_MEM_BUS1 0xfff80000ull
397 #define CONFIG_SRIOBOOT_SLAVE_IMAGE_SIZE 0x80000        /* 512K */
398 #define CONFIG_SRIOBOOT_SLAVE_IMAGE_MEM_BUS2 0x3fff80000ull
399 /*
400  * for slave UCODE and ENV instored in master memory space,
401  * PHYS must be aligned based on the SIZE
402  */
403 #define CONFIG_SRIOBOOT_SLAVE_UCODE_ENV_MEM_PHYS 0xfef040000ull
404 #define CONFIG_SRIOBOOT_SLAVE_UCODE_ENV_MEM_BUS 0x3ffe00000ull
405 #define CONFIG_SRIOBOOT_SLAVE_UCODE_ENV_SIZE 0x40000    /* 256K */
406
407 /* slave core release by master*/
408 #define CONFIG_SRIOBOOT_SLAVE_BRR_OFFSET 0xe00e4
409 #define CONFIG_SRIOBOOT_SLAVE_RELEASE_MASK 0x00000001 /* release core 0 */
410
411 /*
412  * SRIOBOOT - SLAVE
413  */
414 #ifdef CONFIG_SRIOBOOT_SLAVE
415 /* slave port for srioboot */
416 #define CONFIG_SRIOBOOT_SLAVE_PORT0
417 /* #define CONFIG_SRIOBOOT_SLAVE_PORT1 */
418 #define CONFIG_SYS_SRIOBOOT_UCODE_ENV_ADDR 0xFFE00000
419 #define CONFIG_SYS_SRIOBOOT_UCODE_ENV_ADDR_PHYS \
420                 (0x300000000ull | CONFIG_SYS_SRIOBOOT_UCODE_ENV_ADDR)
421 #endif
422
423 /*
424  * eSPI - Enhanced SPI
425  */
426 #define CONFIG_FSL_ESPI
427 #define CONFIG_SPI_FLASH
428 #define CONFIG_SPI_FLASH_SPANSION
429 #define CONFIG_CMD_SF
430 #define CONFIG_SF_DEFAULT_SPEED         10000000
431 #define CONFIG_SF_DEFAULT_MODE          0
432
433 /*
434  * General PCI
435  * Memory space is mapped 1-1, but I/O space must start from 0.
436  */
437
438 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
439 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
440 #ifdef CONFIG_PHYS_64BIT
441 #define CONFIG_SYS_PCIE1_MEM_BUS        0xe0000000
442 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
443 #else
444 #define CONFIG_SYS_PCIE1_MEM_BUS        0x80000000
445 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x80000000
446 #endif
447 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
448 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
449 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
450 #ifdef CONFIG_PHYS_64BIT
451 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
452 #else
453 #define CONFIG_SYS_PCIE1_IO_PHYS        0xf8000000
454 #endif
455 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
456
457 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
458 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
459 #ifdef CONFIG_PHYS_64BIT
460 #define CONFIG_SYS_PCIE2_MEM_BUS        0xe0000000
461 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
462 #else
463 #define CONFIG_SYS_PCIE2_MEM_BUS        0xa0000000
464 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xa0000000
465 #endif
466 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x20000000      /* 512M */
467 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
468 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
469 #ifdef CONFIG_PHYS_64BIT
470 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
471 #else
472 #define CONFIG_SYS_PCIE2_IO_PHYS        0xf8010000
473 #endif
474 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00010000      /* 64k */
475
476 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
477 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
478 #ifdef CONFIG_PHYS_64BIT
479 #define CONFIG_SYS_PCIE3_MEM_BUS        0xe0000000
480 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
481 #else
482 #define CONFIG_SYS_PCIE3_MEM_BUS        0xc0000000
483 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc0000000
484 #endif
485 #define CONFIG_SYS_PCIE3_MEM_SIZE       0x20000000      /* 512M */
486 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
487 #define CONFIG_SYS_PCIE3_IO_BUS         0x00000000
488 #ifdef CONFIG_PHYS_64BIT
489 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
490 #else
491 #define CONFIG_SYS_PCIE3_IO_PHYS        0xf8020000
492 #endif
493 #define CONFIG_SYS_PCIE3_IO_SIZE        0x00010000      /* 64k */
494
495 /* controller 4, Base address 203000 */
496 #define CONFIG_SYS_PCIE4_MEM_BUS        0xe0000000
497 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc60000000ull
498 #define CONFIG_SYS_PCIE4_MEM_SIZE       0x20000000      /* 512M */
499 #define CONFIG_SYS_PCIE4_IO_BUS         0x00000000
500 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
501 #define CONFIG_SYS_PCIE4_IO_SIZE        0x00010000      /* 64k */
502
503 /* Qman/Bman */
504 #define CONFIG_SYS_DPAA_QBMAN           /* Support Q/Bman */
505 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
506 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
507 #ifdef CONFIG_PHYS_64BIT
508 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
509 #else
510 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
511 #endif
512 #define CONFIG_SYS_BMAN_MEM_SIZE        0x00200000
513 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
514 #define CONFIG_SYS_QMAN_MEM_BASE        0xf4200000
515 #ifdef CONFIG_PHYS_64BIT
516 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff4200000ull
517 #else
518 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
519 #endif
520 #define CONFIG_SYS_QMAN_MEM_SIZE        0x00200000
521
522 #define CONFIG_SYS_DPAA_FMAN
523 #define CONFIG_SYS_DPAA_PME
524 /* Default address of microcode for the Linux Fman driver */
525 #if defined(CONFIG_SPIFLASH)
526 /*
527  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
528  * env, so we got 0x110000.
529  */
530 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
531 #define CONFIG_SYS_QE_FMAN_FW_ADDR      0x110000
532 #elif defined(CONFIG_SDCARD)
533 /*
534  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
535  * about 545KB (1089 blocks), Env is stored after the image, and the env size is
536  * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
537  */
538 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
539 #define CONFIG_SYS_QE_FMAN_FW_ADDR      (512 * 1130)
540 #elif defined(CONFIG_NAND)
541 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
542 #define CONFIG_SYS_QE_FMAN_FW_ADDR      (6 * CONFIG_SYS_NAND_BLOCK_SIZE)
543 #elif defined(CONFIG_SRIOBOOT_SLAVE)
544 /*
545  * Slave has no ucode locally, it can fetch this from remote. When implementing
546  * in two corenet boards, slave's ucode could be stored in master's memory
547  * space, the address can be mapped from slave TLB->slave LAW->
548  * slave SRIO outbound window->master inbound window->master LAW->
549  * the ucode address in master's NOR flash.
550  */
551 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
552 #define CONFIG_SYS_QE_FMAN_FW_ADDR      0xFFE00000
553 #else
554 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
555 #define CONFIG_SYS_QE_FMAN_FW_ADDR              0xEF000000
556 #endif
557 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
558 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
559
560 #ifdef CONFIG_SYS_DPAA_FMAN
561 #define CONFIG_FMAN_ENET
562 #define CONFIG_PHYLIB_10G
563 #define CONFIG_PHY_VITESSE
564 #define CONFIG_PHY_TERANETICS
565 #endif
566
567 #ifdef CONFIG_PCI
568 #define CONFIG_PCI_PNP                  /* do pci plug-and-play */
569 #define CONFIG_E1000
570
571 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
572 #define CONFIG_DOS_PARTITION
573 #endif  /* CONFIG_PCI */
574
575 /* SATA */
576 #ifdef CONFIG_FSL_SATA_V2
577 #define CONFIG_LIBATA
578 #define CONFIG_FSL_SATA
579
580 #define CONFIG_SYS_SATA_MAX_DEVICE      2
581 #define CONFIG_SATA1
582 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
583 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
584 #define CONFIG_SATA2
585 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
586 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
587
588 #define CONFIG_LBA48
589 #define CONFIG_CMD_SATA
590 #define CONFIG_DOS_PARTITION
591 #define CONFIG_CMD_EXT2
592 #endif
593
594 #ifdef CONFIG_FMAN_ENET
595 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR  0x1c
596 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR  0x1d
597 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR  0x1e
598 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR  0x1f
599 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR  4
600
601 #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR  0x1c
602 #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR  0x1d
603 #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR  0x1e
604 #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR  0x1f
605 #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR  0
606
607 #define CONFIG_SYS_TBIPA_VALUE  8
608 #define CONFIG_MII              /* MII PHY management */
609 #define CONFIG_ETHPRIME         "FM1@DTSEC1"
610 #define CONFIG_PHY_GIGE         /* Include GbE speed/duplex detection */
611 #endif
612
613 /*
614  * Environment
615  */
616 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
617 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
618
619 /*
620  * Command line configuration.
621  */
622 #include <config_cmd_default.h>
623
624 #define CONFIG_CMD_DHCP
625 #define CONFIG_CMD_ELF
626 #define CONFIG_CMD_ERRATA
627 #define CONFIG_CMD_GREPENV
628 #define CONFIG_CMD_IRQ
629 #define CONFIG_CMD_I2C
630 #define CONFIG_CMD_MII
631 #define CONFIG_CMD_PING
632 #define CONFIG_CMD_SETEXPR
633 #define CONFIG_CMD_REGINFO
634
635 #ifdef CONFIG_PCI
636 #define CONFIG_CMD_PCI
637 #define CONFIG_CMD_NET
638 #endif
639
640 /*
641 * USB
642 */
643 #define CONFIG_HAS_FSL_DR_USB
644 #define CONFIG_HAS_FSL_MPH_USB
645
646 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
647 #define CONFIG_CMD_USB
648 #define CONFIG_USB_STORAGE
649 #define CONFIG_USB_EHCI
650 #define CONFIG_USB_EHCI_FSL
651 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
652 #define CONFIG_CMD_EXT2
653 #endif
654
655 #ifdef CONFIG_MMC
656 #define CONFIG_FSL_ESDHC
657 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
658 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
659 #define CONFIG_CMD_MMC
660 #define CONFIG_GENERIC_MMC
661 #define CONFIG_CMD_EXT2
662 #define CONFIG_CMD_FAT
663 #define CONFIG_DOS_PARTITION
664 #endif
665
666 /*
667  * Miscellaneous configurable options
668  */
669 #define CONFIG_SYS_LONGHELP                     /* undef to save memory */
670 #define CONFIG_CMDLINE_EDITING                  /* Command-line editing */
671 #define CONFIG_AUTO_COMPLETE                    /* add autocompletion support */
672 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
673 #define CONFIG_SYS_PROMPT       "=> "           /* Monitor Command Prompt */
674 #ifdef CONFIG_CMD_KGDB
675 #define CONFIG_SYS_CBSIZE       1024            /* Console I/O Buffer Size */
676 #else
677 #define CONFIG_SYS_CBSIZE       256             /* Console I/O Buffer Size */
678 #endif
679 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
680 #define CONFIG_SYS_MAXARGS      16              /* max number of command args */
681 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE       /* Boot Argument Buffer Size */
682 #define CONFIG_SYS_HZ           1000            /* decrementer freq: 1ms ticks */
683
684 /*
685  * For booting Linux, the board info and command line data
686  * have to be in the first 64 MB of memory, since this is
687  * the maximum mapped by the Linux kernel during initialization.
688  */
689 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory map for Linux*/
690 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
691
692 #ifdef CONFIG_CMD_KGDB
693 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
694 #define CONFIG_KGDB_SER_INDEX   2       /* which serial port to use */
695 #endif
696
697 /*
698  * Environment Configuration
699  */
700 #define CONFIG_ROOTPATH         "/opt/nfsroot"
701 #define CONFIG_BOOTFILE         "uImage"
702 #define CONFIG_UBOOTPATH        u-boot.bin      /* U-Boot image on TFTP server */
703
704 /* default location for tftp and bootm */
705 #define CONFIG_LOADADDR         1000000
706
707 #define CONFIG_BOOTDELAY        10      /* -1 disables auto-boot */
708
709 #define CONFIG_BAUDRATE 115200
710
711 #if defined(CONFIG_P4080DS) || defined(CONFIG_P3060QDS)
712 #define __USB_PHY_TYPE  ulpi
713 #else
714 #define __USB_PHY_TYPE  utmi
715 #endif
716
717 #define CONFIG_EXTRA_ENV_SETTINGS                               \
718         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
719         "bank_intlv=cs0_cs1;"                                   \
720         "usb1:dr_mode=host,phy_type=" MK_STR(__USB_PHY_TYPE) "\0"\
721         "netdev=eth0\0"                                         \
722         "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0"                  \
723         "ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0"                  \
724         "tftpflash=tftpboot $loadaddr $uboot && "               \
725         "protect off $ubootaddr +$filesize && "                 \
726         "erase $ubootaddr +$filesize && "                       \
727         "cp.b $loadaddr $ubootaddr $filesize && "               \
728         "protect on $ubootaddr +$filesize && "                  \
729         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
730         "consoledev=ttyS0\0"                                    \
731         "ramdiskaddr=2000000\0"                                 \
732         "ramdiskfile=p4080ds/ramdisk.uboot\0"                   \
733         "fdtaddr=c00000\0"                                      \
734         "fdtfile=p4080ds/p4080ds.dtb\0"                         \
735         "bdev=sda3\0"                                           \
736         "c=ffe\0"
737
738 #define CONFIG_HDBOOT                                   \
739         "setenv bootargs root=/dev/$bdev rw "           \
740         "console=$consoledev,$baudrate $othbootargs;"   \
741         "tftp $loadaddr $bootfile;"                     \
742         "tftp $fdtaddr $fdtfile;"                       \
743         "bootm $loadaddr - $fdtaddr"
744
745 #define CONFIG_NFSBOOTCOMMAND                   \
746         "setenv bootargs root=/dev/nfs rw "     \
747         "nfsroot=$serverip:$rootpath "          \
748         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
749         "console=$consoledev,$baudrate $othbootargs;"   \
750         "tftp $loadaddr $bootfile;"             \
751         "tftp $fdtaddr $fdtfile;"               \
752         "bootm $loadaddr - $fdtaddr"
753
754 #define CONFIG_RAMBOOTCOMMAND                           \
755         "setenv bootargs root=/dev/ram rw "             \
756         "console=$consoledev,$baudrate $othbootargs;"   \
757         "tftp $ramdiskaddr $ramdiskfile;"               \
758         "tftp $loadaddr $bootfile;"                     \
759         "tftp $fdtaddr $fdtfile;"                       \
760         "bootm $loadaddr $ramdiskaddr $fdtaddr"
761
762 #define CONFIG_BOOTCOMMAND              CONFIG_HDBOOT
763
764 #ifdef CONFIG_SECURE_BOOT
765 #include <asm/fsl_secure_boot.h>
766 #endif
767
768 #endif  /* __CONFIG_H */