2 * Copyright 2009-2012 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
8 * Corenet DS style board configuration file
13 #define CONFIG_DISPLAY_BOARDINFO
15 #include "../board/freescale/common/ics307_clk.h"
17 #ifdef CONFIG_RAMBOOT_PBL
18 #ifdef CONFIG_SECURE_BOOT
19 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
20 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
22 #define CONFIG_RAMBOOT_NAND
24 #define CONFIG_BOOTSCRIPT_COPY_RAM
26 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
27 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
28 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
29 #if defined(CONFIG_P3041DS)
30 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
31 #elif defined(CONFIG_P4080DS)
32 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
33 #elif defined(CONFIG_P5020DS)
34 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
35 #elif defined(CONFIG_P5040DS)
36 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
41 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
42 /* Set 1M boot space */
43 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
44 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
45 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
46 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
47 #define CONFIG_SYS_NO_FLASH
50 /* High Level Configuration Options */
52 #define CONFIG_E500 /* BOOKE e500 family */
53 #define CONFIG_E500MC /* BOOKE e500mc family */
54 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
55 #define CONFIG_MP /* support multiple processors */
57 #ifndef CONFIG_SYS_TEXT_BASE
58 #define CONFIG_SYS_TEXT_BASE 0xeff40000
61 #ifndef CONFIG_RESET_VECTOR_ADDRESS
62 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
65 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
66 #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
67 #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
68 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
69 #define CONFIG_PCI /* Enable PCI/PCIE */
70 #define CONFIG_PCIE1 /* PCIE controler 1 */
71 #define CONFIG_PCIE2 /* PCIE controler 2 */
72 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
73 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
75 #define CONFIG_FSL_LAW /* Use common FSL init code */
77 #define CONFIG_ENV_OVERWRITE
79 #ifdef CONFIG_SYS_NO_FLASH
80 #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
81 #define CONFIG_ENV_IS_NOWHERE
84 #define CONFIG_FLASH_CFI_DRIVER
85 #define CONFIG_SYS_FLASH_CFI
86 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
89 #if defined(CONFIG_SPIFLASH)
90 #define CONFIG_SYS_EXTRA_ENV_RELOC
91 #define CONFIG_ENV_IS_IN_SPI_FLASH
92 #define CONFIG_ENV_SPI_BUS 0
93 #define CONFIG_ENV_SPI_CS 0
94 #define CONFIG_ENV_SPI_MAX_HZ 10000000
95 #define CONFIG_ENV_SPI_MODE 0
96 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
97 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
98 #define CONFIG_ENV_SECT_SIZE 0x10000
99 #elif defined(CONFIG_SDCARD)
100 #define CONFIG_SYS_EXTRA_ENV_RELOC
101 #define CONFIG_ENV_IS_IN_MMC
102 #define CONFIG_FSL_FIXED_MMC_LOCATION
103 #define CONFIG_SYS_MMC_ENV_DEV 0
104 #define CONFIG_ENV_SIZE 0x2000
105 #define CONFIG_ENV_OFFSET (512 * 1658)
106 #elif defined(CONFIG_NAND)
107 #define CONFIG_SYS_EXTRA_ENV_RELOC
108 #define CONFIG_ENV_IS_IN_NAND
109 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
110 #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
111 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
112 #define CONFIG_ENV_IS_IN_REMOTE
113 #define CONFIG_ENV_ADDR 0xffe20000
114 #define CONFIG_ENV_SIZE 0x2000
115 #elif defined(CONFIG_ENV_IS_NOWHERE)
116 #define CONFIG_ENV_SIZE 0x2000
118 #define CONFIG_ENV_IS_IN_FLASH
119 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
120 #define CONFIG_ENV_SIZE 0x2000
121 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
124 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
127 * These can be toggled for performance analysis, otherwise use default.
129 #define CONFIG_SYS_CACHE_STASHING
130 #define CONFIG_BACKSIDE_L2_CACHE
131 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
132 #define CONFIG_BTB /* toggle branch predition */
133 #define CONFIG_DDR_ECC
134 #ifdef CONFIG_DDR_ECC
135 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
136 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
139 #define CONFIG_ENABLE_36BIT_PHYS
141 #ifdef CONFIG_PHYS_64BIT
142 #define CONFIG_ADDR_MAP
143 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
146 #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
147 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
148 #define CONFIG_SYS_MEMTEST_END 0x00400000
149 #define CONFIG_SYS_ALT_MEMTEST
150 #define CONFIG_PANIC_HANG /* do not reset board on panic */
153 * Config the L3 Cache as L3 SRAM
155 #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
156 #ifdef CONFIG_PHYS_64BIT
157 #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
159 #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
161 #define CONFIG_SYS_L3_SIZE (1024 << 10)
162 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
164 #ifdef CONFIG_PHYS_64BIT
165 #define CONFIG_SYS_DCSRBAR 0xf0000000
166 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
170 #define CONFIG_ID_EEPROM
171 #define CONFIG_SYS_I2C_EEPROM_NXID
172 #define CONFIG_SYS_EEPROM_BUS_NUM 0
173 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
174 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
179 #define CONFIG_VERY_BIG_RAM
180 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
181 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
183 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
184 #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
186 #define CONFIG_DDR_SPD
187 #define CONFIG_SYS_FSL_DDR3
189 #define CONFIG_SYS_SPD_BUS_NUM 1
190 #define SPD_EEPROM_ADDRESS1 0x51
191 #define SPD_EEPROM_ADDRESS2 0x52
192 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
193 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
196 * Local Bus Definitions
199 /* Set the local bus clock 1/8 of platform clock */
200 #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
202 #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
203 #ifdef CONFIG_PHYS_64BIT
204 #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
206 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
209 #define CONFIG_SYS_FLASH_BR_PRELIM \
210 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
212 #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
213 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
215 #define CONFIG_SYS_BR1_PRELIM \
216 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
217 #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
219 #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
220 #ifdef CONFIG_PHYS_64BIT
221 #define PIXIS_BASE_PHYS 0xfffdf0000ull
223 #define PIXIS_BASE_PHYS PIXIS_BASE
226 #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
227 #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
229 #define PIXIS_LBMAP_SWITCH 7
230 #define PIXIS_LBMAP_MASK 0xf0
231 #define PIXIS_LBMAP_SHIFT 4
232 #define PIXIS_LBMAP_ALTBANK 0x40
234 #define CONFIG_SYS_FLASH_QUIET_TEST
235 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
237 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
238 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
239 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
240 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
242 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
244 #if defined(CONFIG_RAMBOOT_PBL)
245 #define CONFIG_SYS_RAMBOOT
249 #ifdef CONFIG_NAND_FSL_ELBC
250 #define CONFIG_SYS_NAND_BASE 0xffa00000
251 #ifdef CONFIG_PHYS_64BIT
252 #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
254 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
257 #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
258 #define CONFIG_SYS_MAX_NAND_DEVICE 1
259 #define CONFIG_CMD_NAND
260 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
262 /* NAND flash config */
263 #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
264 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
265 | BR_PS_8 /* Port Size = 8 bit */ \
266 | BR_MS_FCM /* MSEL = FCM */ \
268 #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
269 | OR_FCM_PGS /* Large Page*/ \
278 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
279 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
280 #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
281 #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
283 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
284 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
285 #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
286 #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
289 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
290 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
291 #endif /* CONFIG_NAND_FSL_ELBC */
293 #define CONFIG_SYS_FLASH_EMPTY_INFO
294 #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
295 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
297 #define CONFIG_BOARD_EARLY_INIT_F
298 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
299 #define CONFIG_MISC_INIT_R
301 #define CONFIG_HWCONFIG
303 /* define to use L1 as initial stack */
304 #define CONFIG_L1_INIT_RAM
305 #define CONFIG_SYS_INIT_RAM_LOCK
306 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
307 #ifdef CONFIG_PHYS_64BIT
308 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
309 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
310 /* The assembler doesn't like typecast */
311 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
312 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
313 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
315 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
316 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
317 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
319 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
321 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
322 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
324 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
325 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
327 /* Serial Port - controlled on board with jumper J8
331 #define CONFIG_CONS_INDEX 1
332 #define CONFIG_SYS_NS16550
333 #define CONFIG_SYS_NS16550_SERIAL
334 #define CONFIG_SYS_NS16550_REG_SIZE 1
335 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
337 #define CONFIG_SYS_BAUDRATE_TABLE \
338 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
340 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
341 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
342 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
343 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
345 /* Use the HUSH parser */
346 #define CONFIG_SYS_HUSH_PARSER
348 /* pass open firmware flat tree */
349 #define CONFIG_OF_LIBFDT
350 #define CONFIG_OF_BOARD_SETUP
351 #define CONFIG_OF_STDOUT_VIA_ALIAS
353 /* new uImage format support */
355 #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
358 #define CONFIG_SYS_I2C
359 #define CONFIG_SYS_I2C_FSL
360 #define CONFIG_SYS_FSL_I2C_SPEED 400000
361 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
362 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
363 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
364 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
365 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
370 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
371 #ifdef CONFIG_PHYS_64BIT
372 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
374 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
376 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
378 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
379 #ifdef CONFIG_PHYS_64BIT
380 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
382 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
384 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
387 * for slave u-boot IMAGE instored in master memory space,
388 * PHYS must be aligned based on the SIZE
390 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
391 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
392 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
393 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
395 * for slave UCODE and ENV instored in master memory space,
396 * PHYS must be aligned based on the SIZE
398 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
399 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
400 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
402 /* slave core release by master*/
403 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
404 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
407 * SRIO_PCIE_BOOT - SLAVE
409 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
410 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
411 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
412 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
416 * eSPI - Enhanced SPI
418 #define CONFIG_FSL_ESPI
419 #define CONFIG_SPI_FLASH_SPANSION
420 #define CONFIG_CMD_SF
421 #define CONFIG_SF_DEFAULT_SPEED 10000000
422 #define CONFIG_SF_DEFAULT_MODE 0
426 * Memory space is mapped 1-1, but I/O space must start from 0.
429 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
430 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
431 #ifdef CONFIG_PHYS_64BIT
432 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
433 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
435 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
436 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
438 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
439 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
440 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
441 #ifdef CONFIG_PHYS_64BIT
442 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
444 #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
446 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
448 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
449 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
450 #ifdef CONFIG_PHYS_64BIT
451 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
452 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
454 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
455 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
457 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
458 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
459 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
460 #ifdef CONFIG_PHYS_64BIT
461 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
463 #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
465 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
467 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
468 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
469 #ifdef CONFIG_PHYS_64BIT
470 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
471 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
473 #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
474 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
476 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
477 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
478 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
479 #ifdef CONFIG_PHYS_64BIT
480 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
482 #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
484 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
486 /* controller 4, Base address 203000 */
487 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
488 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
489 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
490 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
491 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
492 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
495 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
496 #define CONFIG_SYS_BMAN_NUM_PORTALS 10
497 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
498 #ifdef CONFIG_PHYS_64BIT
499 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
501 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
503 #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
504 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
505 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
506 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
507 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
508 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
509 CONFIG_SYS_BMAN_CENA_SIZE)
510 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
511 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
512 #define CONFIG_SYS_QMAN_NUM_PORTALS 10
513 #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
514 #ifdef CONFIG_PHYS_64BIT
515 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
517 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
519 #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
520 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
521 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
522 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
523 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
524 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
525 CONFIG_SYS_QMAN_CENA_SIZE)
526 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
527 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
529 #define CONFIG_SYS_DPAA_FMAN
530 #define CONFIG_SYS_DPAA_PME
531 /* Default address of microcode for the Linux Fman driver */
532 #if defined(CONFIG_SPIFLASH)
534 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
535 * env, so we got 0x110000.
537 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
538 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
539 #elif defined(CONFIG_SDCARD)
541 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
542 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
543 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
545 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
546 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
547 #elif defined(CONFIG_NAND)
548 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
549 #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
550 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
552 * Slave has no ucode locally, it can fetch this from remote. When implementing
553 * in two corenet boards, slave's ucode could be stored in master's memory
554 * space, the address can be mapped from slave TLB->slave LAW->
555 * slave SRIO or PCIE outbound window->master inbound window->
556 * master LAW->the ucode address in master's memory space.
558 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
559 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
561 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
562 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
564 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
565 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
567 #ifdef CONFIG_SYS_DPAA_FMAN
568 #define CONFIG_FMAN_ENET
569 #define CONFIG_PHYLIB_10G
570 #define CONFIG_PHY_VITESSE
571 #define CONFIG_PHY_TERANETICS
575 #define CONFIG_PCI_INDIRECT_BRIDGE
576 #define CONFIG_PCI_PNP /* do pci plug-and-play */
578 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
579 #define CONFIG_DOS_PARTITION
580 #endif /* CONFIG_PCI */
583 #ifdef CONFIG_FSL_SATA_V2
584 #define CONFIG_LIBATA
585 #define CONFIG_FSL_SATA
587 #define CONFIG_SYS_SATA_MAX_DEVICE 2
589 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
590 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
592 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
593 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
596 #define CONFIG_CMD_SATA
597 #define CONFIG_DOS_PARTITION
598 #define CONFIG_CMD_EXT2
601 #ifdef CONFIG_FMAN_ENET
602 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
603 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
604 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
605 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
606 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
608 #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
609 #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
610 #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
611 #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
612 #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
614 #define CONFIG_SYS_TBIPA_VALUE 8
615 #define CONFIG_MII /* MII PHY management */
616 #define CONFIG_ETHPRIME "FM1@DTSEC1"
617 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
623 #define CONFIG_LOADS_ECHO /* echo on for serial download */
624 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
627 * Command line configuration.
629 #define CONFIG_CMD_DHCP
630 #define CONFIG_CMD_ERRATA
631 #define CONFIG_CMD_GREPENV
632 #define CONFIG_CMD_IRQ
633 #define CONFIG_CMD_I2C
634 #define CONFIG_CMD_MII
635 #define CONFIG_CMD_PING
636 #define CONFIG_CMD_REGINFO
639 #define CONFIG_CMD_PCI
645 #define CONFIG_HAS_FSL_DR_USB
646 #define CONFIG_HAS_FSL_MPH_USB
648 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
649 #define CONFIG_CMD_USB
650 #define CONFIG_USB_STORAGE
651 #define CONFIG_USB_EHCI
652 #define CONFIG_USB_EHCI_FSL
653 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
654 #define CONFIG_CMD_EXT2
658 #define CONFIG_FSL_ESDHC
659 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
660 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
661 #define CONFIG_CMD_MMC
662 #define CONFIG_GENERIC_MMC
663 #define CONFIG_CMD_EXT2
664 #define CONFIG_CMD_FAT
665 #define CONFIG_DOS_PARTITION
668 /* Hash command with SHA acceleration supported in hardware */
669 #ifdef CONFIG_FSL_CAAM
670 #define CONFIG_CMD_HASH
671 #define CONFIG_SHA_HW_ACCEL
675 * Miscellaneous configurable options
677 #define CONFIG_SYS_LONGHELP /* undef to save memory */
678 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
679 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
680 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
681 #ifdef CONFIG_CMD_KGDB
682 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
684 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
686 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
687 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
688 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
691 * For booting Linux, the board info and command line data
692 * have to be in the first 64 MB of memory, since this is
693 * the maximum mapped by the Linux kernel during initialization.
695 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
696 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
698 #ifdef CONFIG_CMD_KGDB
699 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
703 * Environment Configuration
705 #define CONFIG_ROOTPATH "/opt/nfsroot"
706 #define CONFIG_BOOTFILE "uImage"
707 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
709 /* default location for tftp and bootm */
710 #define CONFIG_LOADADDR 1000000
712 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
714 #define CONFIG_BAUDRATE 115200
716 #ifdef CONFIG_P4080DS
717 #define __USB_PHY_TYPE ulpi
719 #define __USB_PHY_TYPE utmi
722 #define CONFIG_EXTRA_ENV_SETTINGS \
723 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
724 "bank_intlv=cs0_cs1;" \
725 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
726 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
728 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
729 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
730 "tftpflash=tftpboot $loadaddr $uboot && " \
731 "protect off $ubootaddr +$filesize && " \
732 "erase $ubootaddr +$filesize && " \
733 "cp.b $loadaddr $ubootaddr $filesize && " \
734 "protect on $ubootaddr +$filesize && " \
735 "cmp.b $loadaddr $ubootaddr $filesize\0" \
736 "consoledev=ttyS0\0" \
737 "ramdiskaddr=2000000\0" \
738 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
740 "fdtfile=p4080ds/p4080ds.dtb\0" \
743 #define CONFIG_HDBOOT \
744 "setenv bootargs root=/dev/$bdev rw " \
745 "console=$consoledev,$baudrate $othbootargs;" \
746 "tftp $loadaddr $bootfile;" \
747 "tftp $fdtaddr $fdtfile;" \
748 "bootm $loadaddr - $fdtaddr"
750 #define CONFIG_NFSBOOTCOMMAND \
751 "setenv bootargs root=/dev/nfs rw " \
752 "nfsroot=$serverip:$rootpath " \
753 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
754 "console=$consoledev,$baudrate $othbootargs;" \
755 "tftp $loadaddr $bootfile;" \
756 "tftp $fdtaddr $fdtfile;" \
757 "bootm $loadaddr - $fdtaddr"
759 #define CONFIG_RAMBOOTCOMMAND \
760 "setenv bootargs root=/dev/ram rw " \
761 "console=$consoledev,$baudrate $othbootargs;" \
762 "tftp $ramdiskaddr $ramdiskfile;" \
763 "tftp $loadaddr $bootfile;" \
764 "tftp $fdtaddr $fdtfile;" \
765 "bootm $loadaddr $ramdiskaddr $fdtaddr"
767 #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
769 #include <asm/fsl_secure_boot.h>
771 #ifdef CONFIG_SECURE_BOOT
772 #define CONFIG_CMD_BLOB
775 #endif /* __CONFIG_H */