2 * Copyright 2013-2015 Arcturus Networks, Inc.
3 * http://www.arcturusnetworks.com/products/ucp1020/
4 * based on include/configs/p1_p2_rdb_pc.h
5 * original copyright follows:
6 * Copyright 2009-2011 Freescale Semiconductor, Inc.
8 * SPDX-License-Identifier: GPL-2.0+
12 * QorIQ uCP1020-xx boards configuration file
17 #define CONFIG_SYS_GENERIC_BOARD
18 #define CONFIG_DISPLAY_BOARDINFO
20 #define CONFIG_FSL_ELBC
22 #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
23 #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
24 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
25 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
26 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
27 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
29 #if defined(CONFIG_TARTGET_UCP1020T1)
31 #define CONFIG_UCP1020_REV_1_3
33 #define CONFIG_BOARDNAME "uCP1020-64EE512-0U1-XR-T1"
36 #define CONFIG_TSEC_ENET
39 #define CONFIG_HAS_ETH0
40 #define CONFIG_HAS_ETH1
41 #define CONFIG_ETHADDR 00:19:D3:FF:FF:FF
42 #define CONFIG_ETH1ADDR 00:19:D3:FF:FF:FE
43 #define CONFIG_ETH2ADDR 00:19:D3:FF:FF:FD
44 #define CONFIG_IPADDR 10.80.41.229
45 #define CONFIG_SERVERIP 10.80.41.227
46 #define CONFIG_NETMASK 255.255.252.0
47 #define CONFIG_ETHPRIME "eTSEC3"
49 #ifndef CONFIG_SPI_FLASH
51 #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
54 #define CONFIG_SYS_L2_SIZE (256 << 10)
56 #define CONFIG_LAST_STAGE_INIT
58 #if !defined(CONFIG_DONGLE)
59 #define CONFIG_SILENT_CONSOLE
64 #if defined(CONFIG_TARGET_UCP1020)
66 #define CONFIG_UCP1020
67 #define CONFIG_UCP1020_REV_1_3
69 #define CONFIG_BOARDNAME_LOCAL "uCP1020-64EEE512-OU1-XR"
72 #define CONFIG_TSEC_ENET
76 #define CONFIG_HAS_ETH0
77 #define CONFIG_HAS_ETH1
78 #define CONFIG_HAS_ETH2
79 #define CONFIG_ETHADDR 00:06:3B:FF:FF:FF
80 #define CONFIG_ETH1ADDR 00:06:3B:FF:FF:FE
81 #define CONFIG_ETH2ADDR 00:06:3B:FF:FF:FD
82 #define CONFIG_IPADDR 192.168.1.81
83 #define CONFIG_IPADDR1 192.168.1.82
84 #define CONFIG_IPADDR2 192.168.1.83
85 #define CONFIG_SERVERIP 192.168.1.80
86 #define CONFIG_GATEWAYIP 102.168.1.1
87 #define CONFIG_NETMASK 255.255.255.0
88 #define CONFIG_ETHPRIME "eTSEC1"
90 #ifndef CONFIG_SPI_FLASH
92 #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
95 #define CONFIG_SYS_L2_SIZE (256 << 10)
97 #define CONFIG_LAST_STAGE_INIT
102 #define CONFIG_RAMBOOT_SDCARD
103 #define CONFIG_SYS_RAMBOOT
104 #define CONFIG_SYS_EXTRA_ENV_RELOC
105 #define CONFIG_SYS_TEXT_BASE 0x11000000
106 #define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
109 #ifdef CONFIG_SPIFLASH
110 #define CONFIG_RAMBOOT_SPIFLASH
111 #define CONFIG_SYS_RAMBOOT
112 #define CONFIG_SYS_EXTRA_ENV_RELOC
113 #define CONFIG_SYS_TEXT_BASE 0x11000000
114 #define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
117 #ifndef CONFIG_SYS_TEXT_BASE
118 #define CONFIG_SYS_TEXT_BASE 0xeff80000
120 #define CONFIG_SYS_TEXT_BASE_NOR 0xeff80000
122 #ifndef CONFIG_RESET_VECTOR_ADDRESS
123 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
126 #ifndef CONFIG_SYS_MONITOR_BASE
127 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
130 /* High Level Configuration Options */
133 /* #define CONFIG_MPC85xx */
137 #define CONFIG_FSL_LAW
139 #define CONFIG_ENV_OVERWRITE
141 #define CONFIG_CMD_SATA
142 #define CONFIG_SATA_SIL
143 #define CONFIG_SYS_SATA_MAX_DEVICE 2
144 #define CONFIG_LIBATA
147 #define CONFIG_SYS_CLK_FREQ 66666666
148 #define CONFIG_DDR_CLK_FREQ 66666666
150 #define CONFIG_HWCONFIG
152 #define CONFIG_DTT_ADM1021 1 /* ADM1021 temp sensor support */
153 #define CONFIG_SYS_DTT_BUS_NUM 1 /* The I2C bus for DTT */
154 #define CONFIG_DTT_SENSORS { 0, 1 } /* Sensor index */
156 * ADM1021/NCT72 temp sensor configuration (see dtt/adm1021.c for details).
157 * there will be one entry in this array for each two (dummy) sensors in
158 * CONFIG_DTT_SENSORS.
160 * For uCP1020 module:
161 * - only one ADM1021/NCT72
163 * - conversion rate 0x02 = 0.25 conversions/second
164 * - ALERT output disabled
165 * - local temp sensor enabled, min set to 0 deg, max set to 85 deg
166 * - remote temp sensor enabled, min set to 0 deg, max set to 85 deg
168 #define CONFIG_SYS_DTT_ADM1021 { { CONFIG_SYS_I2C_NCT72_ADDR, \
169 0x02, 0, 1, 0, 85, 1, 0, 85} }
171 #define CONFIG_CMD_DTT
174 * These can be toggled for performance analysis, otherwise use default.
176 #define CONFIG_L2_CACHE
179 #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */
181 #define CONFIG_ENABLE_36BIT_PHYS
183 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
184 #define CONFIG_SYS_MEMTEST_END 0x1fffffff
185 #define CONFIG_PANIC_HANG /* do not reset board on panic */
187 #define CONFIG_SYS_CCSRBAR 0xffe00000
188 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
190 /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
192 #ifdef CONFIG_SPL_BUILD
193 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
197 #define CONFIG_DDR_ECC_ENABLE
198 #define CONFIG_SYS_FSL_DDR3
199 #ifndef CONFIG_DDR_ECC_ENABLE
200 #define CONFIG_SYS_DDR_RAW_TIMING
201 #define CONFIG_DDR_SPD
203 #define CONFIG_SYS_SPD_BUS_NUM 1
204 #undef CONFIG_FSL_DDR_INTERACTIVE
206 #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_512M
207 #define CONFIG_CHIP_SELECTS_PER_CTRL 1
208 #define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
209 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
210 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
212 #define CONFIG_NUM_DDR_CONTROLLERS 1
213 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
215 /* Default settings for DDR3 */
216 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
217 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
218 #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
219 #define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
220 #define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
221 #define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
223 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
224 #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
225 #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
226 #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
228 #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
229 #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
230 #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
231 #define CONFIG_SYS_DDR_RCW_1 0x00000000
232 #define CONFIG_SYS_DDR_RCW_2 0x00000000
233 #ifdef CONFIG_DDR_ECC_ENABLE
234 #define CONFIG_SYS_DDR_CONTROL 0xE70C0000 /* Type = DDR3 & ECC */
236 #define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
238 #define CONFIG_SYS_DDR_CONTROL_2 0x04401050
239 #define CONFIG_SYS_DDR_TIMING_4 0x00220001
240 #define CONFIG_SYS_DDR_TIMING_5 0x03402400
242 #define CONFIG_SYS_DDR_TIMING_3 0x00020000
243 #define CONFIG_SYS_DDR_TIMING_0 0x00330004
244 #define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
245 #define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
246 #define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
247 #define CONFIG_SYS_DDR_MODE_1 0x40461520
248 #define CONFIG_SYS_DDR_MODE_2 0x8000c000
249 #define CONFIG_SYS_DDR_INTERVAL 0x0C300000
251 #undef CONFIG_CLOCKS_IN_MHZ
256 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
257 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1G non-cacheable(PCIe * 2)
258 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
259 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 256K cacheable
261 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
262 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
263 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
267 * Local Bus Definitions
269 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
270 #define CONFIG_SYS_FLASH_BASE 0xec000000
272 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
274 #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
277 #define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
279 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
280 #define CONFIG_SYS_FLASH_QUIET_TEST
281 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
283 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
285 #undef CONFIG_SYS_FLASH_CHECKSUM
286 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
287 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
289 #define CONFIG_FLASH_CFI_DRIVER
290 #define CONFIG_SYS_FLASH_CFI
291 #define CONFIG_SYS_FLASH_EMPTY_INFO
292 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
294 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
296 #define CONFIG_SYS_INIT_RAM_LOCK
297 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
298 /* Initial L1 address */
299 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
300 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
301 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
302 /* Size of used area in RAM */
303 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
305 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
306 GENERATED_GBL_DATA_SIZE)
307 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
309 #define CONFIG_SYS_MONITOR_LEN (256 * 1024)/* Reserve 256 kB for Mon */
310 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */
312 #define CONFIG_SYS_PMC_BASE 0xff980000
313 #define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
314 #define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
316 #define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
317 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
320 #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
321 #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
322 #ifdef CONFIG_NAND_FSL_ELBC
323 #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
324 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
327 /* Serial Port - controlled on board with jumper J8
331 #define CONFIG_CONS_INDEX 1
332 #undef CONFIG_SERIAL_SOFTWARE_FIFO
333 #define CONFIG_SYS_NS16550
334 #define CONFIG_SYS_NS16550_SERIAL
335 #define CONFIG_SYS_NS16550_REG_SIZE 1
336 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
337 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
338 #define CONFIG_NS16550_MIN_FUNCTIONS
341 #define CONFIG_SYS_BAUDRATE_TABLE \
342 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
344 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
345 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
347 /* Use the HUSH parser */
348 #define CONFIG_SYS_HUSH_PARSER
351 * Pass open firmware flat tree
353 #define CONFIG_OF_LIBFDT
354 #define CONFIG_OF_BOARD_SETUP
355 #define CONFIG_OF_STDOUT_VIA_ALIAS
357 /* new uImage format support */
359 #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
362 #define CONFIG_SYS_I2C
363 #define CONFIG_SYS_I2C_FSL
364 #define CONFIG_SYS_FSL_I2C_SPEED 400000
365 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
366 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
367 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
368 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
369 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
370 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
371 #define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
373 #define CONFIG_RTC_DS1337
374 #define CONFIG_SYS_RTC_DS1337_NOOSC
375 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
376 #define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
377 #define CONFIG_SYS_I2C_NCT72_ADDR 0x4C
378 #define CONFIG_SYS_I2C_IDT6V49205B 0x69
381 * eSPI - Enhanced SPI
383 #define CONFIG_HARD_SPI
384 #define CONFIG_FSL_ESPI
386 #define CONFIG_SPI_FLASH_SST 1
387 #define CONFIG_SPI_FLASH_STMICRO 1
388 #define CONFIG_SPI_FLASH_WINBOND 1
389 #define CONFIG_CMD_SF 1
390 #define CONFIG_CMD_SPI 1
391 #define CONFIG_SF_DEFAULT_SPEED 10000000
392 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
394 #if defined(CONFIG_PCI)
397 * Memory space is mapped 1-1, but I/O space must start from 0.
400 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
401 #define CONFIG_SYS_PCIE2_NAME "PCIe SLOT CON9"
402 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
403 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
404 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
405 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
406 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
407 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
408 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
409 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
411 /* controller 1, Slot 2, tgtid 1, Base address a000 */
412 #define CONFIG_SYS_PCIE1_NAME "PCIe SLOT CON10"
413 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
414 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
415 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
416 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
417 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
418 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
419 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
420 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
422 #define CONFIG_PCI_PNP /* do pci plug-and-play */
423 #define CONFIG_E1000 /* Defind e1000 pci Ethernet card*/
424 #define CONFIG_CMD_PCI
426 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
427 #define CONFIG_DOS_PARTITION
428 #endif /* CONFIG_PCI */
433 #ifdef CONFIG_ENV_FIT_UCBOOT
435 #define CONFIG_ENV_IS_IN_FLASH
436 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x20000)
437 #define CONFIG_ENV_SIZE 0x20000
438 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
442 #define CONFIG_ENV_SPI_BUS 0
443 #define CONFIG_ENV_SPI_CS 0
444 #define CONFIG_ENV_SPI_MAX_HZ 10000000
445 #define CONFIG_ENV_SPI_MODE 0
447 #ifdef CONFIG_RAMBOOT_SPIFLASH
449 #define CONFIG_ENV_IS_IN_SPI_FLASH
450 #define CONFIG_ENV_SIZE 0x3000 /* 12KB */
451 #define CONFIG_ENV_OFFSET 0x2000 /* 8KB */
452 #define CONFIG_ENV_SECT_SIZE 0x1000
454 #if defined(CONFIG_SYS_REDUNDAND_ENVIRONMENT)
455 /* Address and size of Redundant Environment Sector */
456 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
457 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
460 #elif defined(CONFIG_RAMBOOT_SDCARD)
461 #define CONFIG_ENV_IS_IN_MMC
462 #define CONFIG_FSL_FIXED_MMC_LOCATION
463 #define CONFIG_ENV_SIZE 0x2000
464 #define CONFIG_SYS_MMC_ENV_DEV 0
466 #elif defined(CONFIG_SYS_RAMBOOT)
467 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
468 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
469 #define CONFIG_ENV_SIZE 0x2000
472 #define CONFIG_ENV_IS_IN_FLASH
473 #define CONFIG_ENV_BASE (CONFIG_SYS_FLASH_BASE)
474 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
475 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
476 #define CONFIG_ENV_ADDR (CONFIG_ENV_BASE + 0xC0000)
477 #if defined(CONFIG_SYS_REDUNDAND_ENVIRONMENT)
478 /* Address and size of Redundant Environment Sector */
479 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
480 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
485 #endif /* CONFIG_ENV_FIT_UCBOOT */
487 #define CONFIG_LOADS_ECHO /* echo on for serial download */
488 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
491 * Command line configuration.
493 #define CONFIG_CMD_IRQ
494 #define CONFIG_CMD_PING
495 #define CONFIG_CMD_I2C
496 #define CONFIG_CMD_MII
497 #define CONFIG_CMD_DATE
498 #define CONFIG_CMD_ELF
499 #define CONFIG_CMD_I2C
500 #define CONFIG_CMD_IRQ
501 #define CONFIG_CMD_MII
502 #define CONFIG_CMD_PING
503 #define CONFIG_CMD_REGINFO
504 #define CONFIG_CMD_ERRATA
505 #define CONFIG_CMD_CRAMFS
506 #define CONFIG_CRAMFS_CMDLINE
511 #define CONFIG_HAS_FSL_DR_USB
513 #if defined(CONFIG_HAS_FSL_DR_USB)
514 #define CONFIG_USB_EHCI
516 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
518 #ifdef CONFIG_USB_EHCI
519 #define CONFIG_CMD_USB
520 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
521 #define CONFIG_USB_EHCI_FSL
522 #define CONFIG_USB_STORAGE
526 #undef CONFIG_WATCHDOG /* watchdog disabled */
529 #define CONFIG_FSL_ESDHC
530 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
531 #define CONFIG_CMD_MMC
532 #define CONFIG_MMC_SPI
533 #define CONFIG_CMD_MMC_SPI
534 #define CONFIG_GENERIC_MMC
537 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) || defined(CONFIG_FSL_SATA)
538 #define CONFIG_CMD_EXT2
539 #define CONFIG_CMD_FAT
540 #define CONFIG_DOS_PARTITION
543 /* Misc Extra Settings */
544 #define CONFIG_CMD_GPIO 1
545 #undef CONFIG_WATCHDOG /* watchdog disabled */
548 * Miscellaneous configurable options
550 #define CONFIG_SYS_LONGHELP /* undef to save memory */
551 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
552 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
553 #if defined(CONFIG_CMD_KGDB)
554 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
556 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
558 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
559 /* Print Buffer Size */
560 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
561 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
562 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms tick */
565 * For booting Linux, the board info and command line data
566 * have to be in the first 64 MB of memory, since this is
567 * the maximum mapped by the Linux kernel during initialization.
569 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
570 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
572 #if defined(CONFIG_CMD_KGDB)
573 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
574 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
578 * Environment Configuration
581 #if defined(CONFIG_TSEC_ENET)
583 #if defined(CONFIG_UCP1020_REV_1_2)
584 #define CONFIG_PHY_MICREL_KSZ9021
585 #elif defined(CONFIG_UCP1020_REV_1_3)
586 #define CONFIG_PHY_MICREL_KSZ9031
588 #error "UCP1020 module revision is not defined !!!"
591 #define CONFIG_CMD_DHCP
592 #define CONFIG_BOOTP_SERVERIP
594 #define CONFIG_MII /* MII PHY management */
595 #define CONFIG_TSEC1_NAME "eTSEC1"
596 #define CONFIG_TSEC2_NAME "eTSEC2"
597 #define CONFIG_TSEC3_NAME "eTSEC3"
599 #define TSEC1_PHY_ADDR 4
600 #define TSEC2_PHY_ADDR 0
601 #define TSEC2_PHY_ADDR_SGMII 0x00
602 #define TSEC3_PHY_ADDR 6
604 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
605 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
606 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
608 #define TSEC1_PHYIDX 0
609 #define TSEC2_PHYIDX 0
610 #define TSEC3_PHYIDX 0
612 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
616 #define CONFIG_HOSTNAME UCP1020
617 #define CONFIG_ROOTPATH "/opt/nfsroot"
618 #define CONFIG_BOOTFILE "uImage"
619 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
621 /* default location for tftp and bootm */
622 #define CONFIG_LOADADDR 1000000
624 #define CONFIG_BOOTARGS /* the boot command will set bootargs */
626 #define CONFIG_BAUDRATE 115200
628 #if defined(CONFIG_DONGLE)
630 #define CONFIG_BOOTDELAY 1 /* autoboot after 1 seconds */
631 #define CONFIG_EXTRA_ENV_SETTINGS \
632 "bootcmd=run prog_spi_mbrbootcramfs\0" \
633 "bootfile=uImage\0" \
634 "consoledev=ttyS0\0" \
635 "cramfsfile=image.cramfs\0" \
636 "dtbaddr=0x00c00000\0" \
637 "dtbfile=image.dtb\0" \
638 "ethaddr=" __stringify(CONFIG_ETHADDR) "\0" \
639 "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0" \
640 "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0" \
641 "fileaddr=0x01000000\0" \
642 "filesize=0x00080000\0" \
643 "flashmbr=sf probe 0; " \
644 "tftp $loadaddr $mbr; " \
645 "sf erase $mbr_offset +$filesize; " \
646 "sf write $loadaddr $mbr_offset $filesize\0" \
647 "flashrecovery=tftp $recoveryaddr $cramfsfile; " \
648 "protect off $nor_recoveryaddr +$filesize; " \
649 "erase $nor_recoveryaddr +$filesize; " \
650 "cp.b $recoveryaddr $nor_recoveryaddr $filesize; " \
651 "protect on $nor_recoveryaddr +$filesize\0 " \
652 "flashuboot=tftp $ubootaddr $ubootfile; " \
653 "protect off $nor_ubootaddr +$filesize; " \
654 "erase $nor_ubootaddr +$filesize; " \
655 "cp.b $ubootaddr $nor_ubootaddr $filesize; " \
656 "protect on $nor_ubootaddr +$filesize\0 " \
657 "flashworking=tftp $workingaddr $cramfsfile; " \
658 "protect off $nor_workingaddr +$filesize; " \
659 "erase $nor_workingaddr +$filesize; " \
660 "cp.b $workingaddr $nor_workingaddr $filesize; " \
661 "protect on $nor_workingaddr +$filesize\0 " \
662 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 " \
663 "kerneladdr=0x01100000\0" \
664 "kernelfile=uImage\0" \
665 "loadaddr=0x01000000\0" \
666 "mbr=uCP1020d.mbr\0" \
667 "mbr_offset=0x00000000\0" \
668 "mmbr=uCP1020Quiet.mbr\0" \
670 "mmc__mbrd=fatload mmc $mmcpart $loadaddr $mbr; " \
672 "mmc write $loadaddr 1 1\0" \
673 "mmc__uboot=fatload mmc $mmcpart $loadaddr $ubootfile; " \
674 "mmc erase 0x40 0x400; " \
675 "mmc write $loadaddr 0x40 0x400\0" \
677 "nor_recoveryaddr=0xEC0A0000\0" \
678 "nor_ubootaddr=0xEFF80000\0" \
679 "nor_workingaddr=0xECFA0000\0" \
680 "norbootrecovery=setenv bootargs $recoverybootargs" \
681 " console=$consoledev,$baudrate $othbootargs; " \
682 "run norloadrecovery; " \
683 "bootm $kerneladdr - $dtbaddr\0" \
684 "norbootworking=setenv bootargs $workingbootargs" \
685 " console=$consoledev,$baudrate $othbootargs; " \
686 "run norloadworking; " \
687 "bootm $kerneladdr - $dtbaddr\0" \
688 "norloadrecovery=mw.l $kerneladdr 0x0 0x00a00000; " \
689 "setenv cramfsaddr $nor_recoveryaddr; " \
690 "cramfsload $dtbaddr $dtbfile; " \
691 "cramfsload $kerneladdr $kernelfile\0" \
692 "norloadworking=mw.l $kerneladdr 0x0 0x00a00000; " \
693 "setenv cramfsaddr $nor_workingaddr; " \
694 "cramfsload $dtbaddr $dtbfile; " \
695 "cramfsload $kerneladdr $kernelfile\0" \
696 "prog_spi_mbr=run spi__mbr\0" \
697 "prog_spi_mbrboot=run spi__mbr; run spi__boot1; run spi__boot2\0" \
698 "prog_spi_mbrbootcramfs=run spi__mbr; run spi__boot1; run spi__boot2; " \
699 "run spi__cramfs\0" \
700 "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro" \
701 " console=$consoledev,$baudrate $othbootargs; " \
702 "tftp $rootfsaddr $rootfsfile; " \
703 "tftp $loadaddr $kernelfile; " \
704 "tftp $dtbaddr $dtbfile; " \
705 "bootm $loadaddr $rootfsaddr $dtbaddr\0" \
706 "ramdisk_size=120000\0" \
707 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
708 "recoveryaddr=0x02F00000\0" \
709 "recoverybootargs=root=/dev/mtdblock0 rootfstype=cramfs ro\0" \
710 "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; " \
711 "mw.l 0xffe0f008 0x00400000\0" \
712 "rootfsaddr=0x02F00000\0" \
713 "rootfsfile=rootfs.ext2.gz.uboot\0" \
714 "rootpath=/opt/nfsroot\0" \
715 "spi__boot1=fatload mmc $mmcpart $loadaddr u-boot.bin; " \
716 "protect off 0xeC000000 +$filesize; " \
717 "erase 0xEC000000 +$filesize; " \
718 "cp.b $loadaddr 0xEC000000 $filesize; " \
719 "cmp.b $loadaddr 0xEC000000 $filesize; " \
720 "protect on 0xeC000000 +$filesize\0" \
721 "spi__boot2=fatload mmc $mmcpart $loadaddr u-boot.bin; " \
722 "protect off 0xeFF80000 +$filesize; " \
723 "erase 0xEFF80000 +$filesize; " \
724 "cp.b $loadaddr 0xEFF80000 $filesize; " \
725 "cmp.b $loadaddr 0xEFF80000 $filesize; " \
726 "protect on 0xeFF80000 +$filesize\0" \
727 "spi__bootd=fatload mmc $mmcpart $loadaddr $ubootd; " \
728 "sf probe 0; sf erase 0x8000 +$filesize; " \
729 "sf write $loadaddr 0x8000 $filesize\0" \
730 "spi__cramfs=fatload mmc $mmcpart $loadaddr image.cramfs; " \
731 "protect off 0xec0a0000 +$filesize; " \
732 "erase 0xeC0A0000 +$filesize; " \
733 "cp.b $loadaddr 0xeC0A0000 $filesize; " \
734 "protect on 0xec0a0000 +$filesize\0" \
735 "spi__mbr=fatload mmc $mmcpart $loadaddr $mmbr; " \
736 "sf probe 1; sf erase 0 +$filesize; " \
737 "sf write $loadaddr 0 $filesize\0" \
738 "spi__mbrd=fatload mmc $mmcpart $loadaddr $mbr; " \
739 "sf probe 0; sf erase 0 +$filesize; " \
740 "sf write $loadaddr 0 $filesize\0" \
741 "tftpflash=tftpboot $loadaddr $uboot; " \
742 "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
743 "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
744 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
745 "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
746 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
747 "uboot= " __stringify(CONFIG_UBOOTPATH) "\0" \
748 "ubootaddr=0x01000000\0" \
749 "ubootfile=u-boot.bin\0" \
750 "ubootd=u-boot4dongle.bin\0" \
751 "upgrade=run flashworking\0" \
752 "usb_phy_type=ulpi\0 " \
753 "workingaddr=0x02F00000\0" \
754 "workingbootargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"
758 #if defined(CONFIG_UCP1020T1)
760 #define CONFIG_BOOTDELAY 2 /* autoboot after 2 sec, -1 disables auto-boot */
761 #define CONFIG_EXTRA_ENV_SETTINGS \
762 "bootcmd=run releasefpga; run norbootworking || run norbootrecovery\0" \
763 "bootfile=uImage\0" \
764 "consoledev=ttyS0\0" \
765 "cramfsfile=image.cramfs\0" \
766 "dtbaddr=0x00c00000\0" \
767 "dtbfile=image.dtb\0" \
768 "ethaddr=" __stringify(CONFIG_ETHADDR) "\0" \
769 "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0" \
770 "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0" \
771 "fileaddr=0x01000000\0" \
772 "filesize=0x00080000\0" \
773 "flashmbr=sf probe 0; " \
774 "tftp $loadaddr $mbr; " \
775 "sf erase $mbr_offset +$filesize; " \
776 "sf write $loadaddr $mbr_offset $filesize\0" \
777 "flashrecovery=tftp $recoveryaddr $cramfsfile; " \
778 "protect off $nor_recoveryaddr +$filesize; " \
779 "erase $nor_recoveryaddr +$filesize; " \
780 "cp.b $recoveryaddr $nor_recoveryaddr $filesize; " \
781 "protect on $nor_recoveryaddr +$filesize\0 " \
782 "flashuboot=tftp $ubootaddr $ubootfile; " \
783 "protect off $nor_ubootaddr +$filesize; " \
784 "erase $nor_ubootaddr +$filesize; " \
785 "cp.b $ubootaddr $nor_ubootaddr $filesize; " \
786 "protect on $nor_ubootaddr +$filesize\0 " \
787 "flashworking=tftp $workingaddr $cramfsfile; " \
788 "protect off $nor_workingaddr +$filesize; " \
789 "erase $nor_workingaddr +$filesize; " \
790 "cp.b $workingaddr $nor_workingaddr $filesize; " \
791 "protect on $nor_workingaddr +$filesize\0 " \
792 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 " \
793 "kerneladdr=0x01100000\0" \
794 "kernelfile=uImage\0" \
795 "loadaddr=0x01000000\0" \
796 "mbr=uCP1020.mbr\0" \
797 "mbr_offset=0x00000000\0" \
799 "nor_recoveryaddr=0xEC0A0000\0" \
800 "nor_ubootaddr=0xEFF80000\0" \
801 "nor_workingaddr=0xECFA0000\0" \
802 "norbootrecovery=setenv bootargs $recoverybootargs" \
803 " console=$consoledev,$baudrate $othbootargs; " \
804 "run norloadrecovery; " \
805 "bootm $kerneladdr - $dtbaddr\0" \
806 "norbootworking=setenv bootargs $workingbootargs" \
807 " console=$consoledev,$baudrate $othbootargs; " \
808 "run norloadworking; " \
809 "bootm $kerneladdr - $dtbaddr\0" \
810 "norloadrecovery=mw.l $kerneladdr 0x0 0x00a00000; " \
811 "setenv cramfsaddr $nor_recoveryaddr; " \
812 "cramfsload $dtbaddr $dtbfile; " \
813 "cramfsload $kerneladdr $kernelfile\0" \
814 "norloadworking=mw.l $kerneladdr 0x0 0x00a00000; " \
815 "setenv cramfsaddr $nor_workingaddr; " \
816 "cramfsload $dtbaddr $dtbfile; " \
817 "cramfsload $kerneladdr $kernelfile\0" \
818 "othbootargs=quiet\0" \
819 "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro" \
820 " console=$consoledev,$baudrate $othbootargs; " \
821 "tftp $rootfsaddr $rootfsfile; " \
822 "tftp $loadaddr $kernelfile; " \
823 "tftp $dtbaddr $dtbfile; " \
824 "bootm $loadaddr $rootfsaddr $dtbaddr\0" \
825 "ramdisk_size=120000\0" \
826 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
827 "recoveryaddr=0x02F00000\0" \
828 "recoverybootargs=root=/dev/mtdblock0 rootfstype=cramfs ro\0" \
829 "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; " \
830 "mw.l 0xffe0f008 0x00400000\0" \
831 "rootfsaddr=0x02F00000\0" \
832 "rootfsfile=rootfs.ext2.gz.uboot\0" \
833 "rootpath=/opt/nfsroot\0" \
835 "tftpflash=tftpboot $loadaddr $uboot; " \
836 "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
837 "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
838 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
839 "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
840 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
841 "uboot= " __stringify(CONFIG_UBOOTPATH) "\0" \
842 "ubootaddr=0x01000000\0" \
843 "ubootfile=u-boot.bin\0" \
844 "upgrade=run flashworking\0" \
845 "workingaddr=0x02F00000\0" \
846 "workingbootargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"
848 #else /* For Arcturus Modules */
850 #define CONFIG_BOOTDELAY 2 /* autoboot after 2 sec, -1 disables auto-boot */
851 #define CONFIG_EXTRA_ENV_SETTINGS \
852 "bootcmd=run norkernel\0" \
853 "bootfile=uImage\0" \
854 "consoledev=ttyS0\0" \
855 "dtbaddr=0x00c00000\0" \
856 "dtbfile=image.dtb\0" \
857 "ethaddr=" __stringify(CONFIG_ETHADDR) "\0" \
858 "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0" \
859 "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0" \
860 "fileaddr=0x01000000\0" \
861 "filesize=0x00080000\0" \
862 "flashmbr=sf probe 0; " \
863 "tftp $loadaddr $mbr; " \
864 "sf erase $mbr_offset +$filesize; " \
865 "sf write $loadaddr $mbr_offset $filesize\0" \
866 "flashuboot=tftp $loadaddr $ubootfile; " \
867 "protect off $nor_ubootaddr0 +$filesize; " \
868 "erase $nor_ubootaddr0 +$filesize; " \
869 "cp.b $loadaddr $nor_ubootaddr0 $filesize; " \
870 "protect on $nor_ubootaddr0 +$filesize; " \
871 "protect off $nor_ubootaddr1 +$filesize; " \
872 "erase $nor_ubootaddr1 +$filesize; " \
873 "cp.b $loadaddr $nor_ubootaddr1 $filesize; " \
874 "protect on $nor_ubootaddr1 +$filesize\0 " \
875 "format0=protect off $part0base +$part0size; " \
876 "erase $part0base +$part0size\0" \
877 "format1=protect off $part1base +$part1size; " \
878 "erase $part1base +$part1size\0" \
879 "format2=protect off $part2base +$part2size; " \
880 "erase $part2base +$part2size\0" \
881 "format3=protect off $part3base +$part3size; " \
882 "erase $part3base +$part3size\0" \
883 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 " \
884 "kerneladdr=0x01100000\0" \
885 "kernelargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0" \
886 "kernelfile=uImage\0" \
887 "loadaddr=0x01000000\0" \
888 "mbr=uCP1020.mbr\0" \
889 "mbr_offset=0x00000000\0" \
891 "nor_ubootaddr0=0xEC000000\0" \
892 "nor_ubootaddr1=0xEFF80000\0" \
893 "norkernel=setenv bootargs $kernelargs console=$consoledev,$baudrate; " \
894 "run norkernelload; " \
895 "bootm $kerneladdr - $dtbaddr\0" \
896 "norkernelload=mw.l $kerneladdr 0x0 0x00a00000; " \
897 "setenv cramfsaddr $part0base; " \
898 "cramfsload $dtbaddr $dtbfile; " \
899 "cramfsload $kerneladdr $kernelfile\0" \
900 "part0base=0xEC100000\0" \
901 "part0size=0x00700000\0" \
902 "part1base=0xEC800000\0" \
903 "part1size=0x02000000\0" \
904 "part2base=0xEE800000\0" \
905 "part2size=0x00800000\0" \
906 "part3base=0xEF000000\0" \
907 "part3size=0x00F80000\0" \
908 "partENVbase=0xEC080000\0" \
909 "partENVsize=0x00080000\0" \
910 "program0=tftp part0-000000.bin; " \
911 "protect off $part0base +$filesize; " \
912 "erase $part0base +$filesize; " \
913 "cp.b $loadaddr $part0base $filesize; " \
914 "echo Verifying...; " \
915 "cmp.b $loadaddr $part0base $filesize\0" \
916 "program1=tftp part1-000000.bin; " \
917 "protect off $part1base +$filesize; " \
918 "erase $part1base +$filesize; " \
919 "cp.b $loadaddr $part1base $filesize; " \
920 "echo Verifying...; " \
921 "cmp.b $loadaddr $part1base $filesize\0" \
922 "program2=tftp part2-000000.bin; " \
923 "protect off $part2base +$filesize; " \
924 "erase $part2base +$filesize; " \
925 "cp.b $loadaddr $part2base $filesize; " \
926 "echo Verifying...; " \
927 "cmp.b $loadaddr $part2base $filesize\0" \
928 "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro" \
929 " console=$consoledev,$baudrate $othbootargs; " \
930 "tftp $rootfsaddr $rootfsfile; " \
931 "tftp $loadaddr $kernelfile; " \
932 "tftp $dtbaddr $dtbfile; " \
933 "bootm $loadaddr $rootfsaddr $dtbaddr\0" \
934 "ramdisk_size=120000\0" \
935 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
936 "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; " \
937 "mw.l 0xffe0f008 0x00400000\0" \
938 "rootfsaddr=0x02F00000\0" \
939 "rootfsfile=rootfs.ext2.gz.uboot\0" \
940 "rootpath=/opt/nfsroot\0" \
941 "spi__mbr=fatload mmc $mmcpart $loadaddr $mmbr; " \
942 "sf probe 0; sf erase 0 +$filesize; " \
943 "sf write $loadaddr 0 $filesize\0" \
944 "spi__boot=fatload mmc $mmcpart $loadaddr u-boot.bin; " \
945 "protect off 0xeC000000 +$filesize; " \
946 "erase 0xEC000000 +$filesize; " \
947 "cp.b $loadaddr 0xEC000000 $filesize; " \
948 "cmp.b $loadaddr 0xEC000000 $filesize; " \
949 "protect on 0xeC000000 +$filesize\0" \
950 "tftpflash=tftpboot $loadaddr $uboot; " \
951 "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
952 "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
953 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
954 "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
955 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
956 "uboot= " __stringify(CONFIG_UBOOTPATH) "\0" \
957 "ubootfile=u-boot.bin\0" \
958 "upgrade=run flashuboot\0" \
959 "usb_phy_type=ulpi\0 " \
961 "setenv bootargs root=/dev/nfs rw " \
962 "nfsroot=$serverip:$rootpath " \
963 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
964 "console=$consoledev,$baudrate $othbootargs;" \
965 "tftp $loadaddr $bootfile;" \
966 "tftp $fdtaddr $fdtfile;" \
967 "bootm $loadaddr - $fdtaddr\0" \
969 "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
970 "console=$consoledev,$baudrate $othbootargs;" \
972 "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
973 "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
974 "bootm $loadaddr - $fdtaddr\0" \
976 "setenv bootargs root=/dev/ram rw " \
977 "console=$consoledev,$baudrate $othbootargs " \
978 "ramdisk_size=$ramdisk_size;" \
980 "fatload usb 0:2 $loadaddr $bootfile;" \
981 "fatload usb 0:2 $fdtaddr $fdtfile;" \
982 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
983 "bootm $loadaddr $ramdiskaddr $fdtaddr\0 " \
985 "setenv bootargs root=/dev/ram rw " \
986 "console=$consoledev,$baudrate $othbootargs " \
987 "ramdisk_size=$ramdisk_size;" \
989 "ext2load usb 0:4 $loadaddr $bootfile;" \
990 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
991 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
992 "bootm $loadaddr $ramdiskaddr $fdtaddr\0 " \
994 "setenv bootargs root=/dev/$jffs2nor rw " \
995 "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
996 "bootm $norbootaddr - $norfdtaddr\0 " \
998 "setenv bootargs root=/dev/ram rw " \
999 "console=$consoledev,$baudrate $othbootargs " \
1000 "ramdisk_size=$ramdisk_size;" \
1001 "tftp $ramdiskaddr $ramdiskfile;" \
1002 "tftp $loadaddr $bootfile;" \
1003 "tftp $fdtaddr $fdtfile;" \
1004 "bootm $loadaddr $ramdiskaddr $fdtaddr\0"
1009 #endif /* __CONFIG_H */