treewide: Migrate CONFIG_BOARD_EARLY_INIT_R to Kconfig
[oweals/u-boot.git] / include / configs / UCP1020.h
1 /*
2  * Copyright 2013-2015 Arcturus Networks, Inc.
3  *           http://www.arcturusnetworks.com/products/ucp1020/
4  * based on include/configs/p1_p2_rdb_pc.h
5  * original copyright follows:
6  * Copyright 2009-2011 Freescale Semiconductor, Inc.
7  *
8  * SPDX-License-Identifier:     GPL-2.0+
9  */
10
11 /*
12  * QorIQ uCP1020-xx boards configuration file
13  */
14 #ifndef __CONFIG_H
15 #define __CONFIG_H
16
17 #define CONFIG_PCIE1    /* PCIE controller 1 (slot 1) */
18 #define CONFIG_PCIE2    /* PCIE controller 2 (slot 2) */
19 #define CONFIG_FSL_PCI_INIT     /* Use common FSL init code */
20 #define CONFIG_PCI_INDIRECT_BRIDGE      /* indirect PCI bridge support */
21 #define CONFIG_FSL_PCIE_RESET   /* need PCIe reset errata */
22 #define CONFIG_SYS_PCI_64BIT    /* enable 64-bit PCI resources */
23
24 #if defined(CONFIG_TARTGET_UCP1020T1)
25
26 #define CONFIG_UCP1020_REV_1_3
27
28 #define CONFIG_BOARDNAME "uCP1020-64EE512-0U1-XR-T1"
29
30 #define CONFIG_TSEC_ENET
31 #define CONFIG_TSEC1
32 #define CONFIG_TSEC3
33 #define CONFIG_HAS_ETH0
34 #define CONFIG_HAS_ETH1
35 #define CONFIG_ETHADDR          00:19:D3:FF:FF:FF
36 #define CONFIG_ETH1ADDR         00:19:D3:FF:FF:FE
37 #define CONFIG_ETH2ADDR         00:19:D3:FF:FF:FD
38 #define CONFIG_IPADDR           10.80.41.229
39 #define CONFIG_SERVERIP         10.80.41.227
40 #define CONFIG_NETMASK          255.255.252.0
41 #define CONFIG_ETHPRIME         "eTSEC3"
42
43 #ifndef CONFIG_SPI_FLASH
44 #endif
45 #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
46
47 #define CONFIG_SYS_L2_SIZE      (256 << 10)
48
49 #define CONFIG_LAST_STAGE_INIT
50
51 #endif
52
53 #if defined(CONFIG_TARGET_UCP1020)
54
55 #define CONFIG_UCP1020
56 #define CONFIG_UCP1020_REV_1_3
57
58 #define CONFIG_BOARDNAME_LOCAL "uCP1020-64EEE512-OU1-XR"
59
60 #define CONFIG_TSEC_ENET
61 #define CONFIG_TSEC1
62 #define CONFIG_TSEC2
63 #define CONFIG_TSEC3
64 #define CONFIG_HAS_ETH0
65 #define CONFIG_HAS_ETH1
66 #define CONFIG_HAS_ETH2
67 #define CONFIG_ETHADDR          00:06:3B:FF:FF:FF
68 #define CONFIG_ETH1ADDR         00:06:3B:FF:FF:FE
69 #define CONFIG_ETH2ADDR         00:06:3B:FF:FF:FD
70 #define CONFIG_IPADDR           192.168.1.81
71 #define CONFIG_IPADDR1          192.168.1.82
72 #define CONFIG_IPADDR2          192.168.1.83
73 #define CONFIG_SERVERIP         192.168.1.80
74 #define CONFIG_GATEWAYIP        102.168.1.1
75 #define CONFIG_NETMASK          255.255.255.0
76 #define CONFIG_ETHPRIME         "eTSEC1"
77
78 #ifndef CONFIG_SPI_FLASH
79 #endif
80 #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
81
82 #define CONFIG_SYS_L2_SIZE      (256 << 10)
83
84 #define CONFIG_LAST_STAGE_INIT
85
86 #endif
87
88 #ifdef CONFIG_SDCARD
89 #define CONFIG_RAMBOOT_SDCARD
90 #define CONFIG_SYS_RAMBOOT
91 #define CONFIG_SYS_EXTRA_ENV_RELOC
92 #define CONFIG_RESET_VECTOR_ADDRESS     0x1107fffc
93 #endif
94
95 #ifdef CONFIG_SPIFLASH
96 #define CONFIG_RAMBOOT_SPIFLASH
97 #define CONFIG_SYS_RAMBOOT
98 #define CONFIG_SYS_EXTRA_ENV_RELOC
99 #define CONFIG_RESET_VECTOR_ADDRESS     0x1107fffc
100 #endif
101
102 #define CONFIG_SYS_TEXT_BASE_NOR        0xeff80000
103
104 #ifndef CONFIG_RESET_VECTOR_ADDRESS
105 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
106 #endif
107
108 #ifndef CONFIG_SYS_MONITOR_BASE
109 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
110 #endif
111
112 #define CONFIG_MP
113
114 #define CONFIG_ENV_OVERWRITE
115
116 #define CONFIG_SYS_SATA_MAX_DEVICE      2
117 #define CONFIG_LBA48
118
119 #define CONFIG_SYS_CLK_FREQ     66666666
120 #define CONFIG_DDR_CLK_FREQ     66666666
121
122 #define CONFIG_HWCONFIG
123
124 /*
125  * These can be toggled for performance analysis, otherwise use default.
126  */
127 #define CONFIG_L2_CACHE
128 #define CONFIG_BTB
129
130 #define CONFIG_ENABLE_36BIT_PHYS
131
132 #define CONFIG_SYS_MEMTEST_START        0x00200000      /* memtest works on */
133 #define CONFIG_SYS_MEMTEST_END          0x1fffffff
134
135 #define CONFIG_SYS_CCSRBAR              0xffe00000
136 #define CONFIG_SYS_CCSRBAR_PHYS_LOW     CONFIG_SYS_CCSRBAR
137
138 /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
139        SPL code*/
140 #ifdef CONFIG_SPL_BUILD
141 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
142 #endif
143
144 /* DDR Setup */
145 #define CONFIG_DDR_ECC_ENABLE
146 #ifndef CONFIG_DDR_ECC_ENABLE
147 #define CONFIG_SYS_DDR_RAW_TIMING
148 #define CONFIG_DDR_SPD
149 #endif
150 #define CONFIG_SYS_SPD_BUS_NUM 1
151 #undef CONFIG_FSL_DDR_INTERACTIVE
152
153 #define CONFIG_SYS_SDRAM_SIZE_LAW       LAW_SIZE_512M
154 #define CONFIG_CHIP_SELECTS_PER_CTRL    1
155 #define CONFIG_SYS_SDRAM_SIZE           (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
156 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
157 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
158
159 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
160
161 /* Default settings for DDR3 */
162 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003f
163 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014302
164 #define CONFIG_SYS_DDR_CS0_CONFIG_2     0x00000000
165 #define CONFIG_SYS_DDR_CS1_BNDS         0x0040007f
166 #define CONFIG_SYS_DDR_CS1_CONFIG       0x80014302
167 #define CONFIG_SYS_DDR_CS1_CONFIG_2     0x00000000
168
169 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
170 #define CONFIG_SYS_DDR_INIT_ADDR        0x00000000
171 #define CONFIG_SYS_DDR_INIT_EXT_ADDR    0x00000000
172 #define CONFIG_SYS_DDR_MODE_CONTROL     0x00000000
173
174 #define CONFIG_SYS_DDR_ZQ_CONTROL       0x89080600
175 #define CONFIG_SYS_DDR_WRLVL_CONTROL    0x8655A608
176 #define CONFIG_SYS_DDR_SR_CNTR          0x00000000
177 #define CONFIG_SYS_DDR_RCW_1            0x00000000
178 #define CONFIG_SYS_DDR_RCW_2            0x00000000
179 #ifdef CONFIG_DDR_ECC_ENABLE
180 #define CONFIG_SYS_DDR_CONTROL          0xE70C0000      /* Type = DDR3 & ECC */
181 #else
182 #define CONFIG_SYS_DDR_CONTROL          0xC70C0000      /* Type = DDR3 */
183 #endif
184 #define CONFIG_SYS_DDR_CONTROL_2        0x04401050
185 #define CONFIG_SYS_DDR_TIMING_4         0x00220001
186 #define CONFIG_SYS_DDR_TIMING_5         0x03402400
187
188 #define CONFIG_SYS_DDR_TIMING_3         0x00020000
189 #define CONFIG_SYS_DDR_TIMING_0         0x00330004
190 #define CONFIG_SYS_DDR_TIMING_1         0x6f6B4846
191 #define CONFIG_SYS_DDR_TIMING_2         0x0FA8C8CF
192 #define CONFIG_SYS_DDR_CLK_CTRL         0x03000000
193 #define CONFIG_SYS_DDR_MODE_1           0x40461520
194 #define CONFIG_SYS_DDR_MODE_2           0x8000c000
195 #define CONFIG_SYS_DDR_INTERVAL         0x0C300000
196
197 #undef CONFIG_CLOCKS_IN_MHZ
198
199 /*
200  * Memory map
201  *
202  * 0x0000_0000 0x7fff_ffff      DDR             Up to 2GB cacheable
203  * 0x8000_0000 0xdfff_ffff      PCI Express Mem 1G non-cacheable(PCIe * 2)
204  * 0xec00_0000 0xefff_ffff      NOR flash       Up to 64M non-cacheable CS0/1
205  * 0xf8f8_0000 0xf8ff_ffff      L2 SRAM         Up to 256K cacheable
206  *   (early boot only)
207  * 0xffc0_0000 0xffc3_ffff      PCI IO range    256k non-cacheable
208  * 0xffd0_0000 0xffd0_3fff      L1 for stack    16K cacheable
209  * 0xffe0_0000 0xffef_ffff      CCSR            1M non-cacheable
210  */
211
212 /*
213  * Local Bus Definitions
214  */
215 #define CONFIG_SYS_MAX_FLASH_SECT       512     /* 64M */
216 #define CONFIG_SYS_FLASH_BASE           0xec000000
217
218 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
219
220 #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
221         | BR_PS_16 | BR_V)
222
223 #define CONFIG_FLASH_OR_PRELIM          0xfc000ff7
224
225 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
226 #define CONFIG_SYS_FLASH_QUIET_TEST
227 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
228
229 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
230
231 #undef CONFIG_SYS_FLASH_CHECKSUM
232 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
233 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
234
235 #define CONFIG_FLASH_CFI_DRIVER
236 #define CONFIG_SYS_FLASH_CFI
237 #define CONFIG_SYS_FLASH_EMPTY_INFO
238 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
239
240 #define CONFIG_SYS_INIT_RAM_LOCK
241 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000 /* stack in RAM */
242 /* Initial L1 address */
243 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR
244 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
245 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
246 /* Size of used area in RAM */
247 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
248
249 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
250                                         GENERATED_GBL_DATA_SIZE)
251 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
252
253 #define CONFIG_SYS_MONITOR_LEN  (256 * 1024)/* Reserve 256 kB for Mon */
254 #define CONFIG_SYS_MALLOC_LEN   (1024 * 1024)/* Reserved for malloc */
255
256 #define CONFIG_SYS_PMC_BASE     0xff980000
257 #define CONFIG_SYS_PMC_BASE_PHYS        CONFIG_SYS_PMC_BASE
258 #define CONFIG_PMC_BR_PRELIM    (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
259                                         BR_PS_8 | BR_V)
260 #define CONFIG_PMC_OR_PRELIM    (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
261                                  OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
262                                  OR_GPCM_EAD)
263
264 #define CONFIG_SYS_BR0_PRELIM   CONFIG_FLASH_BR_PRELIM  /* NOR Base Address */
265 #define CONFIG_SYS_OR0_PRELIM   CONFIG_FLASH_OR_PRELIM  /* NOR Options */
266 #ifdef CONFIG_NAND_FSL_ELBC
267 #define CONFIG_SYS_BR1_PRELIM   CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
268 #define CONFIG_SYS_OR1_PRELIM   CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
269 #endif
270
271 /* Serial Port - controlled on board with jumper J8
272  * open - index 2
273  * shorted - index 1
274  */
275 #undef CONFIG_SERIAL_SOFTWARE_FIFO
276 #define CONFIG_SYS_NS16550_SERIAL
277 #define CONFIG_SYS_NS16550_REG_SIZE     1
278 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
279 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
280 #define CONFIG_NS16550_MIN_FUNCTIONS
281 #endif
282
283 #define CONFIG_SYS_BAUDRATE_TABLE       \
284         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
285
286 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
287 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
288
289 /* I2C */
290 #define CONFIG_SYS_I2C
291 #define CONFIG_SYS_I2C_FSL
292 #define CONFIG_SYS_FSL_I2C_SPEED        400000
293 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
294 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
295 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
296 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
297 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
298 #define CONFIG_SYS_I2C_NOPROBES         { {0, 0x29} }
299 #define CONFIG_SYS_SPD_BUS_NUM          1 /* For rom_loc and flash bank */
300
301 #define CONFIG_RTC_DS1337
302 #define CONFIG_RTC_DS1337_NOOSC
303 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
304 #define CONFIG_SYS_I2C_PCA9557_ADDR     0x18
305 #define CONFIG_SYS_I2C_NCT72_ADDR       0x4C
306 #define CONFIG_SYS_I2C_IDT6V49205B      0x69
307
308 /*
309  * eSPI - Enhanced SPI
310  */
311 #define CONFIG_HARD_SPI
312
313 #define CONFIG_SF_DEFAULT_SPEED         10000000
314 #define CONFIG_SF_DEFAULT_MODE          SPI_MODE_0
315
316 #if defined(CONFIG_PCI)
317 /*
318  * General PCI
319  * Memory space is mapped 1-1, but I/O space must start from 0.
320  */
321
322 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
323 #define CONFIG_SYS_PCIE2_NAME           "PCIe SLOT CON9"
324 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
325 #define CONFIG_SYS_PCIE2_MEM_BUS        0xa0000000
326 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xa0000000
327 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x20000000      /* 512M */
328 #define CONFIG_SYS_PCIE2_IO_VIRT        0xffc10000
329 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
330 #define CONFIG_SYS_PCIE2_IO_PHYS        0xffc10000
331 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00010000      /* 64k */
332
333 /* controller 1, Slot 2, tgtid 1, Base address a000 */
334 #define CONFIG_SYS_PCIE1_NAME           "PCIe SLOT CON10"
335 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
336 #define CONFIG_SYS_PCIE1_MEM_BUS        0x80000000
337 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x80000000
338 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
339 #define CONFIG_SYS_PCIE1_IO_VIRT        0xffc00000
340 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
341 #define CONFIG_SYS_PCIE1_IO_PHYS        0xffc00000
342 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
343
344 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
345 #endif /* CONFIG_PCI */
346
347 /*
348  * Environment
349  */
350 #ifdef CONFIG_ENV_FIT_UCBOOT
351
352 #define CONFIG_ENV_ADDR         (CONFIG_SYS_FLASH_BASE + 0x20000)
353 #define CONFIG_ENV_SIZE         0x20000
354 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
355
356 #else
357
358 #define CONFIG_ENV_SPI_BUS      0
359 #define CONFIG_ENV_SPI_CS       0
360 #define CONFIG_ENV_SPI_MAX_HZ   10000000
361 #define CONFIG_ENV_SPI_MODE     0
362
363 #ifdef CONFIG_RAMBOOT_SPIFLASH
364
365 #define CONFIG_ENV_SIZE         0x3000          /* 12KB */
366 #define CONFIG_ENV_OFFSET       0x2000          /* 8KB */
367 #define CONFIG_ENV_SECT_SIZE    0x1000
368
369 #if defined(CONFIG_SYS_REDUNDAND_ENVIRONMENT)
370 /* Address and size of Redundant Environment Sector     */
371 #define CONFIG_ENV_OFFSET_REDUND        (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
372 #define CONFIG_ENV_SIZE_REDUND          CONFIG_ENV_SIZE
373 #endif
374
375 #elif defined(CONFIG_RAMBOOT_SDCARD)
376 #define CONFIG_FSL_FIXED_MMC_LOCATION
377 #define CONFIG_ENV_SIZE         0x2000
378 #define CONFIG_SYS_MMC_ENV_DEV  0
379
380 #elif defined(CONFIG_SYS_RAMBOOT)
381 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - 0x1000)
382 #define CONFIG_ENV_SIZE         0x2000
383
384 #else
385 #define CONFIG_ENV_BASE         (CONFIG_SYS_FLASH_BASE)
386 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
387 #define CONFIG_ENV_SIZE         CONFIG_ENV_SECT_SIZE
388 #define CONFIG_ENV_ADDR         (CONFIG_ENV_BASE + 0xC0000)
389 #if defined(CONFIG_SYS_REDUNDAND_ENVIRONMENT)
390 /* Address and size of Redundant Environment Sector     */
391 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
392 #define CONFIG_ENV_SIZE_REDUND  CONFIG_ENV_SIZE
393 #endif
394
395 #endif
396
397 #endif  /* CONFIG_ENV_FIT_UCBOOT */
398
399 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
400 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
401
402 /*
403  * USB
404  */
405 #define CONFIG_HAS_FSL_DR_USB
406
407 #if defined(CONFIG_HAS_FSL_DR_USB)
408 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
409
410 #ifdef CONFIG_USB_EHCI_HCD
411 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
412 #define CONFIG_USB_EHCI_FSL
413 #endif
414 #endif
415
416 #undef CONFIG_WATCHDOG                  /* watchdog disabled */
417
418 #ifdef CONFIG_MMC
419 #define CONFIG_FSL_ESDHC
420 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
421 #define CONFIG_MMC_SPI
422 #endif
423
424 /* Misc Extra Settings */
425 #undef CONFIG_WATCHDOG  /* watchdog disabled */
426
427 /*
428  * Miscellaneous configurable options
429  */
430 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
431 #define CONFIG_SYS_HZ           1000    /* decrementer freq: 1ms tick */
432
433 /*
434  * For booting Linux, the board info and command line data
435  * have to be in the first 64 MB of memory, since this is
436  * the maximum mapped by the Linux kernel during initialization.
437  */
438 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory for Linux*/
439 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
440
441 #if defined(CONFIG_CMD_KGDB)
442 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
443 #define CONFIG_KGDB_SER_INDEX   2       /* which serial port to use */
444 #endif
445
446 /*
447  * Environment Configuration
448  */
449
450 #if defined(CONFIG_TSEC_ENET)
451
452 #if defined(CONFIG_UCP1020_REV_1_2) || defined(CONFIG_UCP1020_REV_1_3)
453 #else
454 #error "UCP1020 module revision is not defined !!!"
455 #endif
456
457 #define CONFIG_BOOTP_SERVERIP
458
459 #define CONFIG_MII              /* MII PHY management */
460 #define CONFIG_TSEC1_NAME       "eTSEC1"
461 #define CONFIG_TSEC2_NAME       "eTSEC2"
462 #define CONFIG_TSEC3_NAME       "eTSEC3"
463
464 #define TSEC1_PHY_ADDR  4
465 #define TSEC2_PHY_ADDR  0
466 #define TSEC2_PHY_ADDR_SGMII    0x00
467 #define TSEC3_PHY_ADDR  6
468
469 #define TSEC1_FLAGS     (TSEC_GIGABIT | TSEC_REDUCED)
470 #define TSEC2_FLAGS     (TSEC_GIGABIT | TSEC_REDUCED)
471 #define TSEC3_FLAGS     (TSEC_GIGABIT | TSEC_REDUCED)
472
473 #define TSEC1_PHYIDX    0
474 #define TSEC2_PHYIDX    0
475 #define TSEC3_PHYIDX    0
476
477 #endif
478
479 #define CONFIG_HOSTNAME         UCP1020
480 #define CONFIG_ROOTPATH         "/opt/nfsroot"
481 #define CONFIG_BOOTFILE         "uImage"
482 #define CONFIG_UBOOTPATH        u-boot.bin /* U-Boot image on TFTP server */
483
484 /* default location for tftp and bootm */
485 #define CONFIG_LOADADDR         1000000
486
487 #if defined(CONFIG_DONGLE)
488
489 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
490 "bootcmd=run prog_spi_mbrbootcramfs\0"                                  \
491 "bootfile=uImage\0"                                                     \
492 "consoledev=ttyS0\0"                                                    \
493 "cramfsfile=image.cramfs\0"                                             \
494 "dtbaddr=0x00c00000\0"                                                  \
495 "dtbfile=image.dtb\0"                                                   \
496 "ethaddr=" __stringify(CONFIG_ETHADDR) "\0"                             \
497 "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0"                           \
498 "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0"                           \
499 "fileaddr=0x01000000\0"                                                 \
500 "filesize=0x00080000\0"                                                 \
501 "flashmbr=sf probe 0; "                                                 \
502         "tftp $loadaddr $mbr; "                                         \
503         "sf erase $mbr_offset +$filesize; "                             \
504         "sf write $loadaddr $mbr_offset $filesize\0"                    \
505 "flashrecovery=tftp $recoveryaddr $cramfsfile; "                        \
506         "protect off $nor_recoveryaddr +$filesize; "                    \
507         "erase $nor_recoveryaddr +$filesize; "                          \
508         "cp.b $recoveryaddr $nor_recoveryaddr $filesize; "              \
509         "protect on $nor_recoveryaddr +$filesize\0 "                    \
510 "flashuboot=tftp $ubootaddr $ubootfile; "                               \
511         "protect off $nor_ubootaddr +$filesize; "                       \
512         "erase $nor_ubootaddr +$filesize; "                             \
513         "cp.b $ubootaddr $nor_ubootaddr $filesize; "                    \
514         "protect on $nor_ubootaddr +$filesize\0 "                       \
515 "flashworking=tftp $workingaddr $cramfsfile; "                          \
516         "protect off $nor_workingaddr +$filesize; "                     \
517         "erase $nor_workingaddr +$filesize; "                           \
518         "cp.b $workingaddr $nor_workingaddr $filesize; "                \
519         "protect on $nor_workingaddr +$filesize\0 "                     \
520 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 "                           \
521 "kerneladdr=0x01100000\0"                                               \
522 "kernelfile=uImage\0"                                                   \
523 "loadaddr=0x01000000\0"                                                 \
524 "mbr=uCP1020d.mbr\0"                                                    \
525 "mbr_offset=0x00000000\0"                                               \
526 "mmbr=uCP1020Quiet.mbr\0"                                               \
527 "mmcpart=0:2\0"                                                         \
528 "mmc__mbrd=fatload mmc $mmcpart $loadaddr $mbr; "                       \
529         "mmc erase 1 1; "                                               \
530         "mmc write $loadaddr 1 1\0"                                     \
531 "mmc__uboot=fatload mmc $mmcpart $loadaddr $ubootfile; "                \
532         "mmc erase 0x40 0x400; "                                        \
533         "mmc write $loadaddr 0x40 0x400\0"                              \
534 "netdev=eth0\0"                                                         \
535 "nor_recoveryaddr=0xEC0A0000\0"                                         \
536 "nor_ubootaddr=0xEFF80000\0"                                            \
537 "nor_workingaddr=0xECFA0000\0"                                          \
538 "norbootrecovery=setenv bootargs $recoverybootargs"                     \
539         " console=$consoledev,$baudrate $othbootargs; "                 \
540         "run norloadrecovery; "                                         \
541         "bootm $kerneladdr - $dtbaddr\0"                                \
542 "norbootworking=setenv bootargs $workingbootargs"                       \
543         " console=$consoledev,$baudrate $othbootargs; "                 \
544         "run norloadworking; "                                          \
545         "bootm $kerneladdr - $dtbaddr\0"                                \
546 "norloadrecovery=mw.l $kerneladdr 0x0 0x00a00000; "                     \
547         "setenv cramfsaddr $nor_recoveryaddr; "                         \
548         "cramfsload $dtbaddr $dtbfile; "                                \
549         "cramfsload $kerneladdr $kernelfile\0"                          \
550 "norloadworking=mw.l $kerneladdr 0x0 0x00a00000; "                      \
551         "setenv cramfsaddr $nor_workingaddr; "                          \
552         "cramfsload $dtbaddr $dtbfile; "                                \
553         "cramfsload $kerneladdr $kernelfile\0"                          \
554 "prog_spi_mbr=run spi__mbr\0"                                           \
555 "prog_spi_mbrboot=run spi__mbr; run spi__boot1; run spi__boot2\0"       \
556 "prog_spi_mbrbootcramfs=run spi__mbr; run spi__boot1; run spi__boot2; " \
557         "run spi__cramfs\0"                                             \
558 "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro"   \
559         " console=$consoledev,$baudrate $othbootargs; "                 \
560         "tftp $rootfsaddr $rootfsfile; "                                \
561         "tftp $loadaddr $kernelfile; "                                  \
562         "tftp $dtbaddr $dtbfile; "                                      \
563         "bootm $loadaddr $rootfsaddr $dtbaddr\0"                        \
564 "ramdisk_size=120000\0"                                                 \
565 "ramdiskfile=rootfs.ext2.gz.uboot\0"                                    \
566 "recoveryaddr=0x02F00000\0"                                             \
567 "recoverybootargs=root=/dev/mtdblock0 rootfstype=cramfs ro\0"           \
568 "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; "  \
569         "mw.l 0xffe0f008 0x00400000\0"                                  \
570 "rootfsaddr=0x02F00000\0"                                               \
571 "rootfsfile=rootfs.ext2.gz.uboot\0"                                     \
572 "rootpath=/opt/nfsroot\0"                                               \
573 "spi__boot1=fatload mmc $mmcpart $loadaddr u-boot.bin; "                \
574         "protect off 0xeC000000 +$filesize; "                           \
575         "erase 0xEC000000 +$filesize; "                                 \
576         "cp.b $loadaddr 0xEC000000 $filesize; "                         \
577         "cmp.b $loadaddr 0xEC000000 $filesize; "                        \
578         "protect on 0xeC000000 +$filesize\0"                            \
579 "spi__boot2=fatload mmc $mmcpart $loadaddr u-boot.bin; "                \
580         "protect off 0xeFF80000 +$filesize; "                           \
581         "erase 0xEFF80000 +$filesize; "                                 \
582         "cp.b $loadaddr 0xEFF80000 $filesize; "                         \
583         "cmp.b $loadaddr 0xEFF80000 $filesize; "                        \
584         "protect on 0xeFF80000 +$filesize\0"                            \
585 "spi__bootd=fatload mmc $mmcpart $loadaddr $ubootd; "                   \
586         "sf probe 0; sf erase 0x8000 +$filesize; "                      \
587         "sf write $loadaddr 0x8000 $filesize\0"                         \
588 "spi__cramfs=fatload mmc $mmcpart $loadaddr image.cramfs; "             \
589         "protect off 0xec0a0000 +$filesize; "                           \
590         "erase 0xeC0A0000 +$filesize; "                                 \
591         "cp.b $loadaddr 0xeC0A0000 $filesize; "                         \
592         "protect on 0xec0a0000 +$filesize\0"                            \
593 "spi__mbr=fatload mmc $mmcpart $loadaddr $mmbr; "                       \
594         "sf probe 1; sf erase 0 +$filesize; "                           \
595         "sf write $loadaddr 0 $filesize\0"                              \
596 "spi__mbrd=fatload mmc $mmcpart $loadaddr $mbr; "                       \
597         "sf probe 0; sf erase 0 +$filesize; "                           \
598         "sf write $loadaddr 0 $filesize\0"                              \
599 "tftpflash=tftpboot $loadaddr $uboot; "                                 \
600         "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
601         "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; "  \
602         "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
603         "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
604         "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
605 "uboot= " __stringify(CONFIG_UBOOTPATH) "\0"                            \
606 "ubootaddr=0x01000000\0"                                                \
607 "ubootfile=u-boot.bin\0"                                                \
608 "ubootd=u-boot4dongle.bin\0"                                            \
609 "upgrade=run flashworking\0"                                            \
610 "usb_phy_type=ulpi\0 "                                                  \
611 "workingaddr=0x02F00000\0"                                              \
612 "workingbootargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"
613
614 #else
615
616 #if defined(CONFIG_UCP1020T1)
617
618 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
619 "bootcmd=run releasefpga; run norbootworking || run norbootrecovery\0"  \
620 "bootfile=uImage\0"                                                     \
621 "consoledev=ttyS0\0"                                                    \
622 "cramfsfile=image.cramfs\0"                                             \
623 "dtbaddr=0x00c00000\0"                                                  \
624 "dtbfile=image.dtb\0"                                                   \
625 "ethaddr=" __stringify(CONFIG_ETHADDR) "\0"                             \
626 "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0"                           \
627 "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0"                           \
628 "fileaddr=0x01000000\0"                                                 \
629 "filesize=0x00080000\0"                                                 \
630 "flashmbr=sf probe 0; "                                                 \
631         "tftp $loadaddr $mbr; "                                         \
632         "sf erase $mbr_offset +$filesize; "                             \
633         "sf write $loadaddr $mbr_offset $filesize\0"                    \
634 "flashrecovery=tftp $recoveryaddr $cramfsfile; "                        \
635         "protect off $nor_recoveryaddr +$filesize; "                    \
636         "erase $nor_recoveryaddr +$filesize; "                          \
637         "cp.b $recoveryaddr $nor_recoveryaddr $filesize; "              \
638         "protect on $nor_recoveryaddr +$filesize\0 "                    \
639 "flashuboot=tftp $ubootaddr $ubootfile; "                               \
640         "protect off $nor_ubootaddr +$filesize; "                       \
641         "erase $nor_ubootaddr +$filesize; "                             \
642         "cp.b $ubootaddr $nor_ubootaddr $filesize; "                    \
643         "protect on $nor_ubootaddr +$filesize\0 "                       \
644 "flashworking=tftp $workingaddr $cramfsfile; "                          \
645         "protect off $nor_workingaddr +$filesize; "                     \
646         "erase $nor_workingaddr +$filesize; "                           \
647         "cp.b $workingaddr $nor_workingaddr $filesize; "                \
648         "protect on $nor_workingaddr +$filesize\0 "                     \
649 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 "                           \
650 "kerneladdr=0x01100000\0"                                               \
651 "kernelfile=uImage\0"                                                   \
652 "loadaddr=0x01000000\0"                                                 \
653 "mbr=uCP1020.mbr\0"                                                     \
654 "mbr_offset=0x00000000\0"                                               \
655 "netdev=eth0\0"                                                         \
656 "nor_recoveryaddr=0xEC0A0000\0"                                         \
657 "nor_ubootaddr=0xEFF80000\0"                                            \
658 "nor_workingaddr=0xECFA0000\0"                                          \
659 "norbootrecovery=setenv bootargs $recoverybootargs"                     \
660         " console=$consoledev,$baudrate $othbootargs; "                 \
661         "run norloadrecovery; "                                         \
662         "bootm $kerneladdr - $dtbaddr\0"                                \
663 "norbootworking=setenv bootargs $workingbootargs"                       \
664         " console=$consoledev,$baudrate $othbootargs; "                 \
665         "run norloadworking; "                                          \
666         "bootm $kerneladdr - $dtbaddr\0"                                \
667 "norloadrecovery=mw.l $kerneladdr 0x0 0x00a00000; "                     \
668         "setenv cramfsaddr $nor_recoveryaddr; "                         \
669         "cramfsload $dtbaddr $dtbfile; "                                \
670         "cramfsload $kerneladdr $kernelfile\0"                          \
671 "norloadworking=mw.l $kerneladdr 0x0 0x00a00000; "                      \
672         "setenv cramfsaddr $nor_workingaddr; "                          \
673         "cramfsload $dtbaddr $dtbfile; "                                \
674         "cramfsload $kerneladdr $kernelfile\0"                          \
675 "othbootargs=quiet\0"                                                   \
676 "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro"   \
677         " console=$consoledev,$baudrate $othbootargs; "                 \
678         "tftp $rootfsaddr $rootfsfile; "                                \
679         "tftp $loadaddr $kernelfile; "                                  \
680         "tftp $dtbaddr $dtbfile; "                                      \
681         "bootm $loadaddr $rootfsaddr $dtbaddr\0"                        \
682 "ramdisk_size=120000\0"                                                 \
683 "ramdiskfile=rootfs.ext2.gz.uboot\0"                                    \
684 "recoveryaddr=0x02F00000\0"                                             \
685 "recoverybootargs=root=/dev/mtdblock0 rootfstype=cramfs ro\0"           \
686 "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; "  \
687         "mw.l 0xffe0f008 0x00400000\0"                                  \
688 "rootfsaddr=0x02F00000\0"                                               \
689 "rootfsfile=rootfs.ext2.gz.uboot\0"                                     \
690 "rootpath=/opt/nfsroot\0"                                               \
691 "silent=1\0"                                                            \
692 "tftpflash=tftpboot $loadaddr $uboot; "                                 \
693         "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
694         "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; "  \
695         "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
696         "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
697         "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
698 "uboot= " __stringify(CONFIG_UBOOTPATH) "\0"                            \
699 "ubootaddr=0x01000000\0"                                                \
700 "ubootfile=u-boot.bin\0"                                                \
701 "upgrade=run flashworking\0"                                            \
702 "workingaddr=0x02F00000\0"                                              \
703 "workingbootargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"
704
705 #else /* For Arcturus Modules */
706
707 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
708 "bootcmd=run norkernel\0"                                               \
709 "bootfile=uImage\0"                                                     \
710 "consoledev=ttyS0\0"                                                    \
711 "dtbaddr=0x00c00000\0"                                                  \
712 "dtbfile=image.dtb\0"                                                   \
713 "ethaddr=" __stringify(CONFIG_ETHADDR) "\0"                             \
714 "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0"                           \
715 "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0"                           \
716 "fileaddr=0x01000000\0"                                                 \
717 "filesize=0x00080000\0"                                                 \
718 "flashmbr=sf probe 0; "                                                 \
719         "tftp $loadaddr $mbr; "                                         \
720         "sf erase $mbr_offset +$filesize; "                             \
721         "sf write $loadaddr $mbr_offset $filesize\0"                    \
722 "flashuboot=tftp $loadaddr $ubootfile; "                                \
723         "protect off $nor_ubootaddr0 +$filesize; "                      \
724         "erase $nor_ubootaddr0 +$filesize; "                            \
725         "cp.b $loadaddr $nor_ubootaddr0 $filesize; "                    \
726         "protect on $nor_ubootaddr0 +$filesize; "                       \
727         "protect off $nor_ubootaddr1 +$filesize; "                      \
728         "erase $nor_ubootaddr1 +$filesize; "                            \
729         "cp.b $loadaddr $nor_ubootaddr1 $filesize; "                    \
730         "protect on $nor_ubootaddr1 +$filesize\0 "                      \
731 "format0=protect off $part0base +$part0size; "                          \
732         "erase $part0base +$part0size\0"                                \
733 "format1=protect off $part1base +$part1size; "                          \
734         "erase $part1base +$part1size\0"                                \
735 "format2=protect off $part2base +$part2size; "                          \
736         "erase $part2base +$part2size\0"                                \
737 "format3=protect off $part3base +$part3size; "                          \
738         "erase $part3base +$part3size\0"                                \
739 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 "                           \
740 "kerneladdr=0x01100000\0"                                               \
741 "kernelargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"                 \
742 "kernelfile=uImage\0"                                                   \
743 "loadaddr=0x01000000\0"                                                 \
744 "mbr=uCP1020.mbr\0"                                                     \
745 "mbr_offset=0x00000000\0"                                               \
746 "netdev=eth0\0"                                                         \
747 "nor_ubootaddr0=0xEC000000\0"                                           \
748 "nor_ubootaddr1=0xEFF80000\0"                                           \
749 "norkernel=setenv bootargs $kernelargs console=$consoledev,$baudrate; " \
750         "run norkernelload; "                                           \
751         "bootm $kerneladdr - $dtbaddr\0"                                \
752 "norkernelload=mw.l $kerneladdr 0x0 0x00a00000; "                       \
753         "setenv cramfsaddr $part0base; "                                \
754         "cramfsload $dtbaddr $dtbfile; "                                \
755         "cramfsload $kerneladdr $kernelfile\0"                          \
756 "part0base=0xEC100000\0"                                                \
757 "part0size=0x00700000\0"                                                \
758 "part1base=0xEC800000\0"                                                \
759 "part1size=0x02000000\0"                                                \
760 "part2base=0xEE800000\0"                                                \
761 "part2size=0x00800000\0"                                                \
762 "part3base=0xEF000000\0"                                                \
763 "part3size=0x00F80000\0"                                                \
764 "partENVbase=0xEC080000\0"                                              \
765 "partENVsize=0x00080000\0"                                              \
766 "program0=tftp part0-000000.bin; "                                      \
767         "protect off $part0base +$filesize; "                           \
768         "erase $part0base +$filesize; "                                 \
769         "cp.b $loadaddr $part0base $filesize; "                         \
770         "echo Verifying...; "                                           \
771         "cmp.b $loadaddr $part0base $filesize\0"                        \
772 "program1=tftp part1-000000.bin; "                                      \
773         "protect off $part1base +$filesize; "                           \
774         "erase $part1base +$filesize; "                                 \
775         "cp.b $loadaddr $part1base $filesize; "                         \
776         "echo Verifying...; "                                           \
777         "cmp.b $loadaddr $part1base $filesize\0"                        \
778 "program2=tftp part2-000000.bin; "                                      \
779         "protect off $part2base +$filesize; "                           \
780         "erase $part2base +$filesize; "                                 \
781         "cp.b $loadaddr $part2base $filesize; "                         \
782         "echo Verifying...; "                                           \
783         "cmp.b $loadaddr $part2base $filesize\0"                        \
784 "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro"   \
785         "  console=$consoledev,$baudrate $othbootargs; "                \
786         "tftp $rootfsaddr $rootfsfile; "                                \
787         "tftp $loadaddr $kernelfile; "                                  \
788         "tftp $dtbaddr $dtbfile; "                                      \
789         "bootm $loadaddr $rootfsaddr $dtbaddr\0"                        \
790 "ramdisk_size=120000\0"                                                 \
791 "ramdiskfile=rootfs.ext2.gz.uboot\0"                                    \
792 "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; "  \
793         "mw.l 0xffe0f008 0x00400000\0"                                  \
794 "rootfsaddr=0x02F00000\0"                                               \
795 "rootfsfile=rootfs.ext2.gz.uboot\0"                                     \
796 "rootpath=/opt/nfsroot\0"                                               \
797 "spi__mbr=fatload mmc $mmcpart $loadaddr $mmbr; "                       \
798         "sf probe 0; sf erase 0 +$filesize; "                           \
799         "sf write $loadaddr 0 $filesize\0"                              \
800 "spi__boot=fatload mmc $mmcpart $loadaddr u-boot.bin; "                 \
801         "protect off 0xeC000000 +$filesize; "                           \
802         "erase 0xEC000000 +$filesize; "                                 \
803         "cp.b $loadaddr 0xEC000000 $filesize; "                         \
804         "cmp.b $loadaddr 0xEC000000 $filesize; "                        \
805         "protect on 0xeC000000 +$filesize\0"                            \
806 "tftpflash=tftpboot $loadaddr $uboot; "                                 \
807         "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
808         "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; "  \
809         "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
810         "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
811         "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
812 "uboot= " __stringify(CONFIG_UBOOTPATH) "\0"                            \
813 "ubootfile=u-boot.bin\0"                                                \
814 "upgrade=run flashuboot\0"                                              \
815 "usb_phy_type=ulpi\0 "                                                  \
816 "boot_nfs= "                                                            \
817         "setenv bootargs root=/dev/nfs rw "                             \
818         "nfsroot=$serverip:$rootpath "                                  \
819         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
820         "console=$consoledev,$baudrate $othbootargs;"                   \
821         "tftp $loadaddr $bootfile;"                                     \
822         "tftp $fdtaddr $fdtfile;"                                       \
823         "bootm $loadaddr - $fdtaddr\0"                                  \
824 "boot_hd = "                                                            \
825         "setenv bootargs root=/dev/$bdev rw rootdelay=30 "              \
826         "console=$consoledev,$baudrate $othbootargs;"                   \
827         "usb start;"                                                    \
828         "ext2load usb 0:1 $loadaddr /boot/$bootfile;"                   \
829         "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;"                     \
830         "bootm $loadaddr - $fdtaddr\0"                                  \
831 "boot_usb_fat = "                                                       \
832         "setenv bootargs root=/dev/ram rw "                             \
833         "console=$consoledev,$baudrate $othbootargs "                   \
834         "ramdisk_size=$ramdisk_size;"                                   \
835         "usb start;"                                                    \
836         "fatload usb 0:2 $loadaddr $bootfile;"                          \
837         "fatload usb 0:2 $fdtaddr $fdtfile;"                            \
838         "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"                    \
839         "bootm $loadaddr $ramdiskaddr $fdtaddr\0 "                      \
840 "boot_usb_ext2 = "                                                      \
841         "setenv bootargs root=/dev/ram rw "                             \
842         "console=$consoledev,$baudrate $othbootargs "                   \
843         "ramdisk_size=$ramdisk_size;"                                   \
844         "usb start;"                                                    \
845         "ext2load usb 0:4 $loadaddr $bootfile;"                         \
846         "ext2load usb 0:4 $fdtaddr $fdtfile;"                           \
847         "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"                   \
848         "bootm $loadaddr $ramdiskaddr $fdtaddr\0 "                      \
849 "boot_nor = "                                                           \
850         "setenv bootargs root=/dev/$jffs2nor rw "                       \
851         "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;"  \
852         "bootm $norbootaddr - $norfdtaddr\0 "                           \
853 "boot_ram = "                                                           \
854         "setenv bootargs root=/dev/ram rw "                             \
855         "console=$consoledev,$baudrate $othbootargs "                   \
856         "ramdisk_size=$ramdisk_size;"                                   \
857         "tftp $ramdiskaddr $ramdiskfile;"                               \
858         "tftp $loadaddr $bootfile;"                                     \
859         "tftp $fdtaddr $fdtfile;"                                       \
860         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"
861
862 #endif
863 #endif
864
865 #endif /* __CONFIG_H */