3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * TQM8349 board configuration file
32 * High Level Configuration Options
34 #define CONFIG_E300 1 /* E300 Family */
35 #define CONFIG_MPC83xx 1 /* MPC83xx family */
36 #define CONFIG_MPC834x 1 /* MPC834x specific */
37 #define CONFIG_MPC8349 1 /* MPC8349 specific */
38 #define CONFIG_TQM834X 1 /* TQM834X board specific */
40 #define CONFIG_SYS_TEXT_BASE 0x80000000
42 /* IMMR Base Addres Register, use Freescale default: 0xff400000 */
43 #define CONFIG_SYS_IMMR 0xff400000
45 /* System clock. Primary input clock when in PCI host mode */
46 #define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */
50 * LCRR: DLL bypass, Clock divider is 8
52 * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz
54 * External Local Bus rate is
55 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
57 #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
58 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
60 /* board pre init: do not call, nothing to do */
61 #undef CONFIG_BOARD_EARLY_INIT_F
63 /* detect the number of flash banks */
64 #define CONFIG_BOARD_EARLY_INIT_R
69 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
70 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
71 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
72 #define DDR_CASLAT_25 /* CASLAT set to 2.5 */
73 #undef CONFIG_DDR_ECC /* only for ECC DDR module */
74 #undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */
76 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
77 #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
78 #define CONFIG_SYS_MEMTEST_END 0x00100000
81 * FLASH on the Local Bus
83 #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
84 #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
85 #undef CONFIG_SYS_FLASH_CHECKSUM
86 #define CONFIG_SYS_FLASH_BASE 0x80000000 /* start of FLASH */
87 #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size in MB */
88 #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sectors */
89 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
92 * FLASH bank number detection
96 * When CONFIG_SYS_MAX_FLASH_BANKS_DETECT is defined, the actual number of Flash
97 * banks has to be determined at runtime and stored in a gloabl variable
98 * tqm834x_num_flash_banks. The value of CONFIG_SYS_MAX_FLASH_BANKS_DETECT is only
99 * used instead of CONFIG_SYS_MAX_FLASH_BANKS to allocate the array flash_info, and
100 * should be made sufficiently large to accomodate the number of banks that
101 * might actually be detected. Since most (all?) Flash related functions use
102 * CONFIG_SYS_MAX_FLASH_BANKS as the number of actual banks on the board, it is
103 * defined as tqm834x_num_flash_banks.
105 #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2
107 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */
109 /* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */
110 #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA) | \
111 BR_MS_GPCM | BR_PS_32 | BR_V)
113 /* FLASH timing (0x0000_0c54) */
114 #define CONFIG_SYS_OR_TIMING_FLASH (OR_GPCM_CSNT | OR_GPCM_ACS_DIV4 | \
115 OR_GPCM_SCY_5 | OR_GPCM_TRLX)
117 #define CONFIG_SYS_PRELIM_OR_AM 0xc0000000 /* OR addr mask: 1 GiB */
119 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
121 #define CONFIG_SYS_LBLAWAR0_PRELIM 0x8000001D /* 1 GiB window size (2^(size + 1)) */
123 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
125 /* disable remaining mappings */
126 #define CONFIG_SYS_BR1_PRELIM 0x00000000
127 #define CONFIG_SYS_OR1_PRELIM 0x00000000
128 #define CONFIG_SYS_LBLAWBAR1_PRELIM 0x00000000
129 #define CONFIG_SYS_LBLAWAR1_PRELIM 0x00000000
131 #define CONFIG_SYS_BR2_PRELIM 0x00000000
132 #define CONFIG_SYS_OR2_PRELIM 0x00000000
133 #define CONFIG_SYS_LBLAWBAR2_PRELIM 0x00000000
134 #define CONFIG_SYS_LBLAWAR2_PRELIM 0x00000000
136 #define CONFIG_SYS_BR3_PRELIM 0x00000000
137 #define CONFIG_SYS_OR3_PRELIM 0x00000000
138 #define CONFIG_SYS_LBLAWBAR3_PRELIM 0x00000000
139 #define CONFIG_SYS_LBLAWAR3_PRELIM 0x00000000
144 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
146 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
147 # define CONFIG_SYS_RAMBOOT
149 # undef CONFIG_SYS_RAMBOOT
152 #define CONFIG_SYS_INIT_RAM_LOCK 1
153 #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */
154 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
156 #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
157 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_GBL_DATA_SIZE)
158 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
160 #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB = 3 sect. for Mon */
161 #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc */
166 #define CONFIG_CONS_INDEX 1
167 #define CONFIG_SYS_NS16550
168 #define CONFIG_SYS_NS16550_SERIAL
169 #define CONFIG_SYS_NS16550_REG_SIZE 1
170 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
172 #define CONFIG_SYS_BAUDRATE_TABLE \
173 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
175 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
176 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
181 #define CONFIG_HARD_I2C /* I2C with hardware support */
182 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
183 #define CONFIG_FSL_I2C
184 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed: 400KHz */
185 #define CONFIG_SYS_I2C_SLAVE 0x7F /* slave address */
186 #define CONFIG_SYS_I2C_OFFSET 0x3000
188 /* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */
189 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
190 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */
191 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes per write */
192 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */
193 #define CONFIG_SYS_I2C_MULTI_EEPROMS 1 /* more than one eeprom */
196 #define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */
197 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
199 /* I2C SYSMON (LM75) */
200 #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
201 #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
202 #define CONFIG_SYS_DTT_MAX_TEMP 70
203 #define CONFIG_SYS_DTT_LOW_TEMP -30
204 #define CONFIG_SYS_DTT_HYSTERESIS 3
209 #define CONFIG_TSEC_ENET /* tsec ethernet support */
212 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
213 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
214 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
215 #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
217 #if defined(CONFIG_TSEC_ENET)
219 #ifndef CONFIG_NET_MULTI
220 #define CONFIG_NET_MULTI
223 #define CONFIG_TSEC1 1
224 #define CONFIG_TSEC1_NAME "TSEC0"
225 #define CONFIG_TSEC2 1
226 #define CONFIG_TSEC2_NAME "TSEC1"
227 #define TSEC1_PHY_ADDR 2
228 #define TSEC2_PHY_ADDR 1
229 #define TSEC1_PHYIDX 0
230 #define TSEC2_PHYIDX 0
231 #define TSEC1_FLAGS TSEC_GIGABIT
232 #define TSEC2_FLAGS TSEC_GIGABIT
234 /* Options are: TSEC[0-1] */
235 #define CONFIG_ETHPRIME "TSEC0"
237 #endif /* CONFIG_TSEC_ENET */
241 * Addresses are mapped 1-1.
245 #if defined(CONFIG_PCI)
247 #define CONFIG_PCI_PNP /* do pci plug-and-play */
248 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
250 /* PCI1 host bridge */
251 #define CONFIG_SYS_PCI1_MEM_BASE 0x90000000
252 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
253 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
254 #define CONFIG_SYS_PCI1_MMIO_BASE (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
255 #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
256 #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
257 #define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
258 #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
259 #define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
261 #undef CONFIG_EEPRO100
262 #define CONFIG_EEPRO100
265 #if !defined(CONFIG_PCI_PNP)
266 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BASE
267 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_MEM_BASE
268 #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */
271 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
273 #endif /* CONFIG_PCI */
278 #define CONFIG_ENV_IS_IN_FLASH 1
279 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
280 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
281 #define CONFIG_ENV_SIZE 0x8000 /* 32K max size */
282 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
283 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
285 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
286 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
291 #define CONFIG_BOOTP_BOOTFILESIZE
292 #define CONFIG_BOOTP_BOOTPATH
293 #define CONFIG_BOOTP_GATEWAY
294 #define CONFIG_BOOTP_HOSTNAME
298 * Command line configuration.
300 #include <config_cmd_default.h>
302 #define CONFIG_CMD_ASKENV
303 #define CONFIG_CMD_DATE
304 #define CONFIG_CMD_DHCP
305 #define CONFIG_CMD_DTT
306 #define CONFIG_CMD_EEPROM
307 #define CONFIG_CMD_I2C
308 #define CONFIG_CMD_NFS
309 #define CONFIG_CMD_JFFS2
310 #define CONFIG_CMD_MII
311 #define CONFIG_CMD_PING
312 #define CONFIG_CMD_REGINFO
313 #define CONFIG_CMD_SNTP
315 #if defined(CONFIG_PCI)
316 #define CONFIG_CMD_PCI
319 #if defined(CONFIG_SYS_RAMBOOT)
320 #undef CONFIG_CMD_SAVEENV
321 #undef CONFIG_CMD_LOADS
325 * Miscellaneous configurable options
327 #define CONFIG_SYS_LONGHELP /* undef to save memory */
328 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
329 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
331 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
332 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
334 #define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
335 #ifdef CONFIG_SYS_HUSH_PARSER
336 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
339 #if defined(CONFIG_CMD_KGDB)
340 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
342 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
345 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
346 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
347 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
348 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
350 #undef CONFIG_WATCHDOG /* watchdog disabled */
352 /* pass open firmware flat tree */
353 #define CONFIG_OF_LIBFDT 1
354 #define CONFIG_OF_BOARD_SETUP 1
355 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
358 * For booting Linux, the board info and command line data
359 * have to be in the first 256 MB of memory, since this is
360 * the maximum mapped by the Linux kernel during initialization.
362 #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
364 #define CONFIG_SYS_HRCW_LOW (\
365 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
366 HRCWL_DDR_TO_SCB_CLK_1X1 |\
367 HRCWL_CSB_TO_CLKIN_4X1 |\
369 HRCWL_CORE_TO_CSB_2X1)
371 #if defined(PCI_64BIT)
372 #define CONFIG_SYS_HRCW_HIGH (\
375 HRCWH_PCI1_ARBITER_ENABLE |\
376 HRCWH_PCI2_ARBITER_DISABLE |\
378 HRCWH_FROM_0X00000100 |\
379 HRCWH_BOOTSEQ_DISABLE |\
380 HRCWH_SW_WATCHDOG_DISABLE |\
381 HRCWH_ROM_LOC_LOCAL_16BIT |\
382 HRCWH_TSEC1M_IN_GMII |\
383 HRCWH_TSEC2M_IN_GMII )
385 #define CONFIG_SYS_HRCW_HIGH (\
388 HRCWH_PCI1_ARBITER_ENABLE |\
389 HRCWH_PCI2_ARBITER_DISABLE |\
391 HRCWH_FROM_0X00000100 |\
392 HRCWH_BOOTSEQ_DISABLE |\
393 HRCWH_SW_WATCHDOG_DISABLE |\
394 HRCWH_ROM_LOC_LOCAL_16BIT |\
395 HRCWH_TSEC1M_IN_GMII |\
396 HRCWH_TSEC2M_IN_GMII )
399 /* System IO Config */
400 #define CONFIG_SYS_SICRH 0
401 #define CONFIG_SYS_SICRL SICRL_LDP_A
403 /* i-cache and d-cache disabled */
404 #define CONFIG_SYS_HID0_INIT 0x000000000
405 #define CONFIG_SYS_HID0_FINAL (CONFIG_SYS_HID0_INIT | \
406 HID0_ENABLE_INSTRUCTION_CACHE)
407 #define CONFIG_SYS_HID2 HID2_HBE
409 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
412 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
413 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
414 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_BASE + 0x10000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
415 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_BASE + 0x10000000 | BATU_BL_256M | BATU_VS | BATU_VP)
417 /* stack in DCACHE @ 512M (no backing mem) */
418 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
419 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
423 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
424 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
425 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_MEMCOHERENCE | BATL_GUARDEDSTORAGE)
426 #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
427 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_IO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
428 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_IO_BASE | BATU_BL_16M | BATU_VS | BATU_VP)
430 #define CONFIG_SYS_IBAT3L (0)
431 #define CONFIG_SYS_IBAT3U (0)
432 #define CONFIG_SYS_IBAT4L (0)
433 #define CONFIG_SYS_IBAT4U (0)
434 #define CONFIG_SYS_IBAT5L (0)
435 #define CONFIG_SYS_IBAT5U (0)
439 #define CONFIG_SYS_IBAT6L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
440 #define CONFIG_SYS_IBAT6U (CONFIG_SYS_IMMR | BATU_BL_1M | BATU_VS | BATU_VP)
443 #define CONFIG_SYS_IBAT7L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
444 #define CONFIG_SYS_IBAT7U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
446 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
447 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
448 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
449 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
450 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
451 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
452 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
453 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
454 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
455 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
456 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
457 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
458 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
459 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
460 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
461 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
463 #if defined(CONFIG_CMD_KGDB)
464 #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
465 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
469 * Environment Configuration
472 #define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */
474 #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
475 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
477 #define CONFIG_BAUDRATE 115200
479 #define CONFIG_PREBOOT "echo;" \
480 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
483 #undef CONFIG_BOOTARGS
485 #define CONFIG_EXTRA_ENV_SETTINGS \
487 "hostname=tqm834x\0" \
488 "nfsargs=setenv bootargs root=/dev/nfs rw " \
489 "nfsroot=${serverip}:${rootpath}\0" \
490 "ramargs=setenv bootargs root=/dev/ram rw\0" \
491 "addip=setenv bootargs ${bootargs} " \
492 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
493 ":${hostname}:${netdev}:off panic=1\0" \
494 "addcons=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
495 "flash_nfs_old=run nfsargs addip addcons;" \
496 "bootm ${kernel_addr}\0" \
497 "flash_nfs=run nfsargs addip addcons;" \
498 "bootm ${kernel_addr} - ${fdt_addr}\0" \
499 "flash_self_old=run ramargs addip addcons;" \
500 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
501 "flash_self=run ramargs addip addcons;" \
502 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
503 "net_nfs_old=tftp 400000 ${bootfile};" \
504 "run nfsargs addip addcons;bootm\0" \
505 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
506 "tftp ${fdt_addr_r} ${fdt_file}; " \
507 "run nfsargs addip addcons; " \
508 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
509 "rootpath=/opt/eldk/ppc_6xx\0" \
510 "bootfile=tqm834x/uImage\0" \
511 "fdtfile=tqm834x/tqm834x.dtb\0" \
512 "kernel_addr_r=400000\0" \
513 "fdt_addr_r=600000\0" \
514 "ramdisk_addr_r=800000\0" \
515 "kernel_addr=800C0000\0" \
516 "fdt_addr=800A0000\0" \
517 "ramdisk_addr=80300000\0" \
518 "u-boot=tqm834x/u-boot.bin\0" \
519 "load=tftp 200000 ${u-boot}\0" \
520 "update=protect off 80000000 +${filesize};" \
521 "era 80000000 +${filesize};" \
522 "cp.b 200000 80000000 ${filesize}\0" \
523 "upd=run load update\0" \
526 #define CONFIG_BOOTCOMMAND "run flash_self"
531 /* mtdparts command line support */
532 #define CONFIG_CMD_MTDPARTS
533 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
534 #define CONFIG_FLASH_CFI_MTD
535 #define MTDIDS_DEFAULT "nor0=TQM834x-0"
537 /* default mtd partition table */
538 #define MTDPARTS_DEFAULT "mtdparts=TQM834x-0:256k(u-boot),256k(env),"\
539 "1m(kernel),2m(initrd),"\
542 #endif /* __CONFIG_H */