2 * (C) Copyright 2003-2014
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * (C) Copyright 2004-2006
6 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
8 * SPDX-License-Identifier: GPL-2.0+
15 * High Level Configuration Options
19 #define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
20 #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
21 #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
24 * Valid values for CONFIG_SYS_TEXT_BASE are:
25 * 0xFC000000 boot low (standard configuration with room for
26 * max 64 MByte Flash ROM)
27 * 0xFFF00000 boot high (for a backup copy of U-Boot)
28 * 0x00100000 boot from RAM (for testing only)
30 #ifndef CONFIG_SYS_TEXT_BASE
31 #define CONFIG_SYS_TEXT_BASE 0xFC000000
34 /* On a Cameron or on a FO300 board or ... */
35 #if !defined(CONFIG_CAM5200) && !defined(CONFIG_CHARON) \
36 && !defined(CONFIG_FO300)
37 #define CONFIG_STK52XX 1 /* ... on a STK52XX board */
40 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
42 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
45 * Serial console configuration
47 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
48 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
49 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
50 #define CONFIG_BOOTCOUNT_LIMIT 1
53 #define CONFIG_SYS_DEVICE_NULLDEV 1 /* enable null device */
54 #define CONFIG_BOARD_EARLY_INIT_F 1 /* used to detect S1 switch position */
55 #define CONFIG_USB_BIN_FIXUP 1 /* for a buggy USB device */
57 #define FO300_SILENT_CONSOLE_WHEN_S1_CLOSED 1 /* silent console on PSC1 when S1 */
58 /* switch is closed */
61 #undef FO300_SILENT_CONSOLE_WHEN_S1_CLOSED /* silent console on PSC1 when S1 */
63 #endif /* CONFIG_FO300 */
65 #if defined(CONFIG_CHARON) || defined(CONFIG_STK52XX)
66 #define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
67 #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
68 #define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
69 #define CONFIG_PS2MULT_DELAY (CONFIG_SYS_HZ/2) /* Initial delay */
70 #define CONFIG_BOARD_EARLY_INIT_R
71 #endif /* CONFIG_STK52XX */
75 * 0x40000000 - 0x4fffffff - PCI Memory
76 * 0x50000000 - 0x50ffffff - PCI IO Space
78 #if defined(CONFIG_CHARON) || defined(CONFIG_STK52XX)
80 #define CONFIG_PCI_PNP 1
81 /* #define CONFIG_PCI_SCAN_SHOW 1 */
83 #define CONFIG_PCI_MEM_BUS 0x40000000
84 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
85 #define CONFIG_PCI_MEM_SIZE 0x10000000
87 #define CONFIG_PCI_IO_BUS 0x50000000
88 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
89 #define CONFIG_PCI_IO_SIZE 0x01000000
91 #define CONFIG_EEPRO100 1
92 #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
93 #define CONFIG_NS8382X 1
94 #endif /* CONFIG_STK52XX */
99 #ifndef CONFIG_TQM5200S /* No graphics controller on TQM5200S */
100 #define CONFIG_VIDEO_SM501
101 #define CONFIG_VIDEO_SM501_32BPP
102 #define CONFIG_VIDEO_LOGO
106 #define CONFIG_VIDEO_BMP_LOGO
109 #define CONFIG_SPLASH_SCREEN
110 #endif /* #ifndef CONFIG_TQM5200S */
113 #define CONFIG_MAC_PARTITION
114 #define CONFIG_DOS_PARTITION
115 #define CONFIG_ISO_PARTITION
118 #if defined(CONFIG_CHARON) || defined(CONFIG_FO300) || \
119 defined(CONFIG_STK52XX)
120 #define CONFIG_USB_OHCI_NEW
121 #define CONFIG_SYS_OHCI_BE_CONTROLLER
123 #undef CONFIG_SYS_USB_OHCI_BOARD_INIT
124 #define CONFIG_SYS_USB_OHCI_CPU_INIT
125 #define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
126 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
127 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
131 #ifndef CONFIG_CAM5200
133 #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
134 CONFIG_SYS_POST_CPU | \
139 /* preserve space for the post_word at end of on-chip SRAM */
140 #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
146 #define CONFIG_BOOTP_BOOTFILESIZE
147 #define CONFIG_BOOTP_BOOTPATH
148 #define CONFIG_BOOTP_GATEWAY
149 #define CONFIG_BOOTP_HOSTNAME
152 * Command line configuration.
154 #define CONFIG_CMD_DATE
155 #define CONFIG_CMD_EEPROM
156 #define CONFIG_CMD_JFFS2
157 #define CONFIG_CMD_REGINFO
158 #define CONFIG_CMD_BSP
161 #define CONFIG_CMD_BMP
165 #define CONFIG_CMD_PCI
166 #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
169 #if defined(CONFIG_CHARON) || defined(CONFIG_FO300) || \
170 defined(CONFIG_MINIFAP) || defined(CONFIG_STK52XX)
171 #define CONFIG_CMD_IDE
174 #if defined(CONFIG_CHARON) || defined(CONFIG_FO300) || \
175 defined(CONFIG_STK52XX)
176 #define CONFIG_CFG_USB
177 #define CONFIG_CFG_FAT
181 #define CONFIG_CMD_DIAG
184 #define CONFIG_TIMESTAMP /* display image timestamps */
186 #if (CONFIG_SYS_TEXT_BASE != 0xFFF00000)
187 # define CONFIG_SYS_LOWBOOT 1 /* Boot low */
194 #define CONFIG_PREBOOT "echo;" \
195 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
198 #undef CONFIG_BOOTARGS
200 #if defined(CONFIG_TQM5200_B) && !defined(CONFIG_SYS_LOWBOOT)
202 "update=protect off FFF00000 +${filesize};" \
203 "erase FFF00000 +${filesize};" \
204 "cp.b 200000 FFF00000 ${filesize};" \
205 "protect on FFF00000 +${filesize}\0"
206 #else /* default lowboot configuration */
208 "update=protect off FC000000 +${filesize};" \
209 "erase FC000000 +${filesize};" \
210 "cp.b 200000 FC000000 ${filesize};" \
211 "protect on FC000000 +${filesize}\0"
214 #if defined(CONFIG_TQM5200)
215 #define CUSTOM_ENV_SETTINGS \
216 "hostname=tqm5200\0" \
217 "bootfile=/tftpboot/tqm5200/uImage\0" \
218 "fdt_file=/tftpboot/tqm5200/tqm5200.dtb\0" \
219 "u-boot=/tftpboot/tqm5200/u-boot.bin\0"
220 #elif defined(CONFIG_CAM5200)
221 #define CUSTOM_ENV_SETTINGS \
222 "bootfile=cam5200/uImage\0" \
223 "u-boot=cam5200/u-boot.bin\0" \
224 "setup=tftp 200000 cam5200/setup.img; source 200000\0"
227 #if defined(CONFIG_TQM5200_B)
228 #define ENV_FLASH_LAYOUT \
229 "fdt_addr=FC100000\0" \
230 "kernel_addr=FC140000\0" \
231 "ramdisk_addr=FC600000\0"
232 #elif defined(CONFIG_CHARON)
233 #define ENV_FLASH_LAYOUT \
234 "fdt_addr=FDFC0000\0" \
235 "kernel_addr=FC0A0000\0" \
236 "ramdisk_addr=FC200000\0"
237 #else /* !CONFIG_TQM5200_B */
238 #define ENV_FLASH_LAYOUT \
239 "fdt_addr=FC0A0000\0" \
240 "kernel_addr=FC0C0000\0" \
241 "ramdisk_addr=FC300000\0"
244 #define CONFIG_EXTRA_ENV_SETTINGS \
246 "console=ttyPSC0\0" \
248 "kernel_addr_r=400000\0" \
249 "fdt_addr_r=600000\0" \
250 "rootpath=/opt/eldk/ppc_6xx\0" \
251 "ramargs=setenv bootargs root=/dev/ram rw\0" \
252 "nfsargs=setenv bootargs root=/dev/nfs rw " \
253 "nfsroot=${serverip}:${rootpath}\0" \
254 "addip=setenv bootargs ${bootargs} " \
255 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
256 ":${hostname}:${netdev}:off panic=1\0" \
257 "addcons=setenv bootargs ${bootargs} " \
258 "console=${console},${baudrate}\0" \
259 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
260 "flash_self_old=sete console ttyS0; " \
261 "run ramargs addip addcons addmtd; " \
262 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
263 "flash_self=run ramargs addip addcons;" \
264 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
265 "flash_nfs_old=sete console ttyS0; run nfsargs addip addcons;" \
266 "bootm ${kernel_addr}\0" \
267 "flash_nfs=run nfsargs addip addcons;" \
268 "bootm ${kernel_addr} - ${fdt_addr}\0" \
269 "net_nfs_old=tftp ${kernel_addr_r} ${bootfile};" \
270 "sete console ttyS0; run nfsargs addip addcons;bootm\0" \
271 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
272 "tftp ${fdt_addr_r} ${fdt_file}; " \
273 "run nfsargs addip addcons addmtd; " \
274 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
275 CUSTOM_ENV_SETTINGS \
276 "load=tftp 200000 ${u-boot}\0" \
280 #define CONFIG_BOOTCOMMAND "run net_nfs"
283 * IPB Bus clocking configuration.
285 #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
287 #if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK) && !defined(CONFIG_CAM5200)
289 * PCI Bus clocking configuration
291 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
292 * CONFIG_SYS_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock of
293 * 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
295 #define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
301 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
302 #ifdef CONFIG_TQM5200_REV100
303 #define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
305 #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
309 * I2C clock frequency
311 * Please notice, that the resulting clock frequency could differ from the
312 * configured value. This is because the I2C clock is derived from system
313 * clock over a frequency divider with only a few divider values. U-Boot
314 * calculates the best approximation for CONFIG_SYS_I2C_SPEED. However the calculated
315 * approximation allways lies below the configured value, never above.
317 #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
318 #define CONFIG_SYS_I2C_SLAVE 0x7F
321 * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
322 * also). For other EEPROMs configuration should be verified. On Mini-FAP the
323 * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
324 * same configuration could be used.
326 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
327 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
328 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
329 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
332 * HW-Monitor configuration on Mini-FAP
334 #if defined (CONFIG_MINIFAP)
335 #define CONFIG_SYS_I2C_HWMON_ADDR 0x2C
338 /* List of I2C addresses to be verified by POST */
339 #if defined (CONFIG_MINIFAP)
340 #undef CONFIG_SYS_POST_I2C_ADDRS
341 #define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_EEPROM_ADDR, \
342 CONFIG_SYS_I2C_HWMON_ADDR, \
343 CONFIG_SYS_I2C_SLAVE}
347 * Flash configuration
349 #define CONFIG_SYS_FLASH_BASE 0xFC000000
351 #if defined(CONFIG_CAM5200) && defined(CONFIG_CAM5200_NIOSFLASH)
352 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of flash banks
354 #define CONFIG_SYS_FLASH_WORD_SIZE unsigned int /* main flash device with */
355 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
356 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
358 #define CONFIG_SYS_FLASH_ADDR0 0x555
359 #define CONFIG_SYS_FLASH_ADDR1 0x2AA
360 #define CONFIG_SYS_FLASH_2ND_16BIT_DEV 1 /* NIOS flash is a 16bit device */
361 #define CONFIG_SYS_MAX_FLASH_SECT 128
363 /* use CFI flash driver */
364 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
365 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
366 #define CONFIG_FLASH_CFI_MTD /* with MTD support */
367 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
368 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
370 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
373 #define CONFIG_SYS_FLASH_EMPTY_INFO
374 #define CONFIG_SYS_FLASH_SIZE 0x04000000 /* 64 MByte */
375 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
377 #if defined (CONFIG_CAM5200)
378 # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
379 #elif defined(CONFIG_TQM5200_B)
380 # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00080000)
382 # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
385 /* Dynamic MTD partition support */
386 #define CONFIG_CMD_MTDPARTS
387 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
388 #define MTDIDS_DEFAULT "nor0=fc000000.flash"
390 #if defined(CONFIG_STK52XX)
391 # if defined(CONFIG_TQM5200_B)
392 # if defined(CONFIG_SYS_LOWBOOT)
393 # define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:1m(firmware)," \
400 # else /* highboot */
401 # define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:2560k(kernel),"\
407 # endif /* CONFIG_SYS_LOWBOOT */
408 # else /* !CONFIG_TQM5200_B */
409 # define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:640k(firmware),"\
416 # endif /* CONFIG_TQM5200_B */
417 #elif defined (CONFIG_CAM5200)
418 # define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:768k(firmware),"\
422 #elif defined (CONFIG_CHARON)
423 # define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:640k(firmware),"\
429 #elif defined (CONFIG_FO300)
430 # define MTDPARTS_DEFAULT "mtdparts=fc000000.flash:640k(firmware),"\
437 # error "Unknown Carrier Board"
438 #endif /* CONFIG_STK52XX */
441 * Environment settings
443 #define CONFIG_ENV_IS_IN_FLASH 1
444 #define CONFIG_ENV_SIZE 0x4000 /* 16 k - keep small for fast booting */
445 #if defined(CONFIG_TQM5200_B) || defined (CONFIG_CAM5200)
446 #define CONFIG_ENV_SECT_SIZE 0x40000
448 #define CONFIG_ENV_SECT_SIZE 0x20000
449 #endif /* CONFIG_TQM5200_B */
450 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
451 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
456 #define CONFIG_SYS_MBAR 0xF0000000
457 #define CONFIG_SYS_SDRAM_BASE 0x00000000
458 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
460 /* Use ON-Chip SRAM until RAM will be available */
461 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
463 /* preserve space for the post_word at end of on-chip SRAM */
464 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
466 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
469 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
470 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
472 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
473 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
474 # define CONFIG_SYS_RAMBOOT 1
477 #if defined (CONFIG_CAM5200)
478 # define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
479 #elif defined(CONFIG_TQM5200_B)
480 # define CONFIG_SYS_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
482 # define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
485 #define CONFIG_SYS_MALLOC_LEN (1024 << 10) /* Reserve 1024 kB for malloc() */
486 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
489 * Ethernet configuration
491 #define CONFIG_MPC5xxx_FEC 1
492 #define CONFIG_MPC5xxx_FEC_MII100
494 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
496 /* #define CONFIG_MPC5xxx_FEC_MII10 */
497 #define CONFIG_PHY_ADDR 0x00
502 * use CS1: Bit 0 (mask: 0x80000000):
503 * 1 -> Pin gpio_wkup_6 as second SDRAM chip select (mem_cs1).
504 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
505 * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
506 * SPI on PSC3 according to PSC3 setting. Use for CAM5200.
507 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
508 * Use for REV200 STK52XX boards and FO300 boards. Do not use
509 * with REV100 modules (because, there I2C1 is used as I2C bus).
510 * use ATA: Bits 6-7 (mask 0x03000000):
511 * 00 -> No ATA chip selects, csb_4/5 used as normal chip selects.
512 * Use for CAM5200 board.
513 * 01 -> ATA cs0/1 on csb_4/5. Use for the remaining boards.
514 * use PSC6: Bits 9-11 (mask 0x00700000):
515 * 000 -> use PSC6_0 to PSC6_3 as GPIO, PSC6 could not be used as
516 * UART, CODEC or IrDA.
517 * GPIO on PSC6_3 is used in post_hotkeys_pressed() to
518 * enable extended POST tests.
519 * Use for MINI-FAP and TQM5200_IB boards.
520 * 101 -> use PSC6 as UART. Pins PSC6_0 to PSC6_3 are used.
521 * Extended POST test is not available.
522 * Use for STK52xx, FO300 and CAM5200 boards.
523 * WARNING: When the extended POST is enabled, these bits will
524 * be overridden by this code as GPIOs!
525 * use PCI_DIS: Bit 16 (mask 0x00008000):
526 * 1 -> disable PCI controller (on CAM5200 board).
527 * use USB: Bits 18-19 (mask 0x00003000):
528 * 10 -> two UARTs (on FO300 and CAM5200).
529 * use PSC3: Bits 20-23 (mask: 0x00000f00):
530 * 0000 -> All PSC3 pins are GPIOs.
531 * 1100 -> UART/SPI (on FO300 board).
532 * 0100 -> UART (on CAM5200 board).
533 * use PSC2: Bits 25:27 (mask: 0x00000030):
534 * 000 -> All PSC2 pins are GPIOs.
535 * 100 -> UART (on CAM5200 board).
536 * 001 -> CAN1/2 on PSC2 pins.
537 * Use for REV100 STK52xx boards
538 * 01x -> Use AC97 (on FO300 board).
539 * use PSC1: Bits 29-31 (mask: 0x00000007):
540 * 100 -> UART (on all boards).
542 #if !defined(CONFIG_SYS_GPS_PORT_CONFIG)
543 #if defined (CONFIG_MINIFAP)
544 # define CONFIG_SYS_GPS_PORT_CONFIG 0x91000004
545 #elif defined (CONFIG_STK52XX)
546 # if defined (CONFIG_STK52XX_REV100)
547 # define CONFIG_SYS_GPS_PORT_CONFIG 0x81500014
548 # else /* STK52xx REV200 and above */
549 # if defined (CONFIG_TQM5200_REV100)
550 # error TQM5200 REV100 not supported on STK52XX REV200 or above
551 # else/* TQM5200 REV200 and above */
552 # define CONFIG_SYS_GPS_PORT_CONFIG 0x91500404
555 #elif defined (CONFIG_FO300)
556 # define CONFIG_SYS_GPS_PORT_CONFIG 0x91502c24
557 #elif defined (CONFIG_CAM5200)
558 # define CONFIG_SYS_GPS_PORT_CONFIG 0x8050A444
559 #else /* TMQ5200 Inbetriebnahme-Board */
560 # define CONFIG_SYS_GPS_PORT_CONFIG 0x81000004
567 #if defined (CONFIG_STK52XX) && !defined (CONFIG_STK52XX_REV100)
568 # define CONFIG_RTC_M41T11 1
569 # define CONFIG_SYS_I2C_RTC_ADDR 0x68
570 # define CONFIG_SYS_M41T11_BASE_YEAR 1900 /* because Linux uses the same base
573 # define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
577 * Miscellaneous configurable options
579 #define CONFIG_SYS_LONGHELP /* undef to save memory */
581 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
583 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
584 #if defined(CONFIG_CMD_KGDB)
585 #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
588 #if defined(CONFIG_CMD_KGDB)
589 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
591 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
593 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
594 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
595 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
597 /* Enable an alternate, more extensive memory test */
598 #define CONFIG_SYS_ALT_MEMTEST
600 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
601 #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
603 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
606 * Various low-level settings
608 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
609 #define CONFIG_SYS_HID0_FINAL HID0_ICE
611 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
612 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
613 #ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
614 #define CONFIG_SYS_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
616 #define CONFIG_SYS_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
618 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
619 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
621 #define CONFIG_LAST_STAGE_INIT
624 * SRAM - Do not map below 2 GB in address space, because this area is used
625 * for SDRAM autosizing.
627 #define CONFIG_SYS_CS2_START 0xE5000000
628 #define CONFIG_SYS_CS2_SIZE 0x100000 /* 1 MByte */
629 #define CONFIG_SYS_CS2_CFG 0x0004D930
632 * Grafic controller - Do not map below 2 GB in address space, because this
633 * area is used for SDRAM autosizing.
635 #define SM501_FB_BASE 0xE0000000
636 #define CONFIG_SYS_CS1_START (SM501_FB_BASE)
637 #define CONFIG_SYS_CS1_SIZE 0x4000000 /* 64 MByte */
638 #define CONFIG_SYS_CS1_CFG 0x8F48FF70
639 #define SM501_MMIO_BASE CONFIG_SYS_CS1_START + 0x03E00000
641 #define CONFIG_SYS_CS_BURST 0x00000000
642 #define CONFIG_SYS_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
644 #if defined(CONFIG_CAM5200)
645 #define CONFIG_SYS_CS4_START 0xB0000000
646 #define CONFIG_SYS_CS4_SIZE 0x00010000
647 #define CONFIG_SYS_CS4_CFG 0x01019C10
649 #define CONFIG_SYS_CS5_START 0xD0000000
650 #define CONFIG_SYS_CS5_SIZE 0x01208000
651 #define CONFIG_SYS_CS5_CFG 0x1414BF10
654 #define CONFIG_SYS_RESET_ADDRESS 0xff000000
656 /*-----------------------------------------------------------------------
658 *-----------------------------------------------------------------------
660 #define CONFIG_USB_CLOCK 0x0001BBBB
661 #define CONFIG_USB_CONFIG 0x00001000
663 /*-----------------------------------------------------------------------
664 * IDE/ATA stuff Supports IDE harddisk
665 *-----------------------------------------------------------------------
668 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
670 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
671 #undef CONFIG_IDE_LED /* LED for ide not supported */
673 #define CONFIG_IDE_RESET /* reset for ide supported */
674 #define CONFIG_IDE_PREINIT
676 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
677 #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
679 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
681 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
683 /* Offset for data I/O */
684 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
686 /* Offset for normal register accesses */
687 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
689 /* Offset for alternate registers */
690 #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
692 /* Interval between registers */
693 #define CONFIG_SYS_ATA_STRIDE 4
695 /* Support ATAPI devices */
696 #define CONFIG_ATAPI 1
698 /*-----------------------------------------------------------------------
699 * Open firmware flat tree support
700 *-----------------------------------------------------------------------
702 #define OF_CPU "PowerPC,5200@0"
703 #define OF_SOC "soc5200@f0000000"
704 #define OF_TBCLK (bd->bi_busfreq / 4)
705 #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
707 #endif /* __CONFIG_H */