2 * (C) Copyright 2000-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * Pantelis Antoniou, Intracom S.A., panto@intracom.gr
26 * U-Boot port on NetTA4 board
32 #if !defined(CONFIG_NETPHONE_VERSION) || CONFIG_NETPHONE_VERSION > 2
33 #error Unsupported CONFIG_NETPHONE version
37 * High Level Configuration Options
41 #define CONFIG_MPC870 1 /* This is a MPC885 CPU */
42 #define CONFIG_NETPHONE 1 /* ...on a NetPhone board */
44 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
45 #undef CONFIG_8xx_CONS_SMC2
46 #undef CONFIG_8xx_CONS_NONE
48 #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
50 /* #define CONFIG_XIN 10000000 */
51 #define CONFIG_XIN 50000000
52 /* #define MPC8XX_HZ 120000000 */
53 #define MPC8XX_HZ 66666666
55 #define CONFIG_8xx_GCLK_FREQ MPC8XX_HZ
58 #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
60 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
63 #undef CONFIG_CLOCKS_IN_MHZ /* clocks NOT passsed to Linux in MHz */
65 #define CONFIG_PREBOOT "echo;"
67 #undef CONFIG_BOOTARGS
68 #define CONFIG_BOOTCOMMAND \
70 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
71 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
75 #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
76 #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
78 #undef CONFIG_WATCHDOG /* watchdog disabled */
80 #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
82 #define CONFIG_STATUS_LED 1 /* Status LED enabled */
83 #define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
88 #define CONFIG_BOOTP_SUBNETMASK
89 #define CONFIG_BOOTP_GATEWAY
90 #define CONFIG_BOOTP_HOSTNAME
91 #define CONFIG_BOOTP_BOOTPATH
92 #define CONFIG_BOOTP_BOOTFILESIZE
93 #define CONFIG_BOOTP_NISDOMAIN
95 #undef CONFIG_MAC_PARTITION
96 #undef CONFIG_DOS_PARTITION
98 #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
100 #define CONFIG_NET_MULTI 1 /* the only way to get the FEC in */
101 #define FEC_ENET 1 /* eth.c needs it that way... */
102 #undef CONFIG_SYS_DISCOVER_PHY
104 #define CONFIG_MII_INIT 1
105 #define CONFIG_RMII 1 /* use RMII interface */
107 #define CONFIG_ETHER_ON_FEC1 1
108 #define CONFIG_FEC1_PHY 8 /* phy address of FEC */
109 #define CONFIG_FEC1_PHY_NORXERR 1
111 #define CONFIG_ETHER_ON_FEC2 1
112 #define CONFIG_FEC2_PHY 4
113 #define CONFIG_FEC2_PHY_NORXERR 1
115 #define CONFIG_ENV_OVERWRITE 1 /* allow modification of vendor params */
119 * Command line configuration.
121 #include <config_cmd_default.h>
123 #define CONFIG_CMD_NAND
124 #define CONFIG_CMD_DHCP
125 #define CONFIG_CMD_PING
126 #define CONFIG_CMD_MII
127 #define CONFIG_CMD_CDP
130 #define CONFIG_BOARD_EARLY_INIT_F 1
131 #define CONFIG_MISC_INIT_R
134 * Miscellaneous configurable options
136 #define CONFIG_SYS_LONGHELP /* undef to save memory */
137 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
139 #define CONFIG_SYS_HUSH_PARSER 1
140 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
142 #if defined(CONFIG_CMD_KGDB)
143 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
145 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
147 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
148 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
149 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
151 #define CONFIG_SYS_MEMTEST_START 0x0300000 /* memtest works on */
152 #define CONFIG_SYS_MEMTEST_END 0x0700000 /* 3 ... 7 MB in DRAM */
154 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
156 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
158 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
161 * Low Level Configuration Settings
162 * (address mappings, register initial values, etc.)
163 * You should know what you are doing if you make changes here.
165 /*-----------------------------------------------------------------------
166 * Internal Memory Mapped Register
168 #define CONFIG_SYS_IMMR 0xFF000000
170 /*-----------------------------------------------------------------------
171 * Definitions for initial stack pointer and data area (in DPRAM)
173 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
174 #define CONFIG_SYS_INIT_RAM_END 0x3000 /* End of used area in DPRAM */
175 #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
176 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
177 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
179 /*-----------------------------------------------------------------------
180 * Start addresses for the final memory configuration
181 * (Set up by the startup code)
182 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
184 #define CONFIG_SYS_SDRAM_BASE 0x00000000
185 #define CONFIG_SYS_FLASH_BASE 0x40000000
187 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
189 #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
191 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
192 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
193 #if CONFIG_NETPHONE_VERSION == 2
194 #define CONFIG_SYS_FLASH_BASE4 0x40080000
197 #define CONFIG_SYS_RESET_ADDRESS 0x80000000
200 * For booting Linux, the board info and command line data
201 * have to be in the first 8 MB of memory, since this is
202 * the maximum mapped by the Linux kernel during initialization.
204 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
206 /*-----------------------------------------------------------------------
209 #if CONFIG_NETPHONE_VERSION == 1
210 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
211 #elif CONFIG_NETPHONE_VERSION == 2
212 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
214 #define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
216 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
217 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
219 #define CONFIG_ENV_IS_IN_FLASH 1
220 #define CONFIG_ENV_SECT_SIZE 0x10000
222 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x60000)
223 #define CONFIG_ENV_OFFSET 0
224 #define CONFIG_ENV_SIZE 0x4000
226 #define CONFIG_ENV_ADDR_REDUND (CONFIG_SYS_FLASH_BASE + 0x70000)
227 #define CONFIG_ENV_OFFSET_REDUND 0
228 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
230 /*-----------------------------------------------------------------------
231 * Cache Configuration
233 #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
234 #if defined(CONFIG_CMD_KGDB)
235 #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
238 /*-----------------------------------------------------------------------
239 * SYPCR - System Protection Control 11-9
240 * SYPCR can only be written once after reset!
241 *-----------------------------------------------------------------------
242 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
244 #if defined(CONFIG_WATCHDOG)
245 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
246 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
248 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
251 /*-----------------------------------------------------------------------
252 * SIUMCR - SIU Module Configuration 11-6
253 *-----------------------------------------------------------------------
254 * PCMCIA config., multi-function pin tri-state
256 #ifndef CONFIG_CAN_DRIVER
257 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC)
258 #else /* we must activate GPL5 in the SIUMCR for CAN */
259 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC)
260 #endif /* CONFIG_CAN_DRIVER */
262 /*-----------------------------------------------------------------------
263 * TBSCR - Time Base Status and Control 11-26
264 *-----------------------------------------------------------------------
265 * Clear Reference Interrupt Status, Timebase freezing enabled
267 #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
269 /*-----------------------------------------------------------------------
270 * RTCSC - Real-Time Clock Status and Control Register 11-27
271 *-----------------------------------------------------------------------
273 #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
275 /*-----------------------------------------------------------------------
276 * PISCR - Periodic Interrupt Status and Control 11-31
277 *-----------------------------------------------------------------------
278 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
280 #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
282 /*-----------------------------------------------------------------------
283 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
284 *-----------------------------------------------------------------------
285 * Reset PLL lock status sticky bit, timer expired status bit and timer
286 * interrupt status bit
290 #if CONFIG_XIN == 10000000
292 #if MPC8XX_HZ == 120000000
293 #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
294 (0 << PLPRCR_S_SHIFT) | (12 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \
296 #elif MPC8XX_HZ == 100000000
297 #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
298 (0 << PLPRCR_S_SHIFT) | (10 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \
300 #elif MPC8XX_HZ == 50000000
301 #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
302 (1 << PLPRCR_S_SHIFT) | (8 << PLPRCR_MFI_SHIFT) | (3 << PLPRCR_PDF_SHIFT) | \
304 #elif MPC8XX_HZ == 25000000
305 #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
306 (2 << PLPRCR_S_SHIFT) | (8 << PLPRCR_MFI_SHIFT) | (3 << PLPRCR_PDF_SHIFT) | \
308 #elif MPC8XX_HZ == 40000000
309 #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
310 (1 << PLPRCR_S_SHIFT) | (8 << PLPRCR_MFI_SHIFT) | (4 << PLPRCR_PDF_SHIFT) | \
312 #elif MPC8XX_HZ == 75000000
313 #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
314 (1 << PLPRCR_S_SHIFT) | (15 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \
317 #error unsupported CPU freq for XIN = 10MHz
320 #elif CONFIG_XIN == 50000000
322 #if MPC8XX_HZ == 120000000
323 #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
324 (0 << PLPRCR_S_SHIFT) | (12 << PLPRCR_MFI_SHIFT) | (4 << PLPRCR_PDF_SHIFT) | \
326 #elif MPC8XX_HZ == 100000000
327 #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
328 (0 << PLPRCR_S_SHIFT) | (6 << PLPRCR_MFI_SHIFT) | (2 << PLPRCR_PDF_SHIFT) | \
330 #elif MPC8XX_HZ == 66666666
331 #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \
332 (1 << PLPRCR_S_SHIFT) | (8 << PLPRCR_MFI_SHIFT) | (2 << PLPRCR_PDF_SHIFT) | \
335 #error unsupported CPU freq for XIN = 50MHz
340 #error unsupported XIN freq
345 *-----------------------------------------------------------------------
346 * SCCR - System Clock and reset Control Register 15-27
347 *-----------------------------------------------------------------------
348 * Set clock output, timebase and RTC source and divider,
349 * power management and some other internal clocks
351 * Note: When TBS == 0 the timebase is independent of current cpu clock.
354 #define SCCR_MASK SCCR_EBDF11
355 #if MPC8XX_HZ > 66666666
356 #define CONFIG_SYS_SCCR (/* SCCR_TBS | */ SCCR_CRQEN | \
357 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
358 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
359 SCCR_DFALCD00 | SCCR_EBDF01)
361 #define CONFIG_SYS_SCCR (/* SCCR_TBS | */ SCCR_CRQEN | \
362 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
363 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
367 /*-----------------------------------------------------------------------
369 *-----------------------------------------------------------------------
372 /*#define CONFIG_SYS_DER 0x2002000F*/
373 #define CONFIG_SYS_DER 0
376 * Init Memory Controller:
378 * BR0/1 and OR0/1 (FLASH)
381 #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
383 /* used to re-map FLASH both when starting from SRAM or FLASH:
384 * restrict access enough to keep SRAM working (if any)
385 * but not too much to meddle with FLASH accesses
387 #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
388 #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
390 /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
391 #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | OR_SCY_5_CLK | OR_TRLX)
393 #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
394 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
395 #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
397 #if CONFIG_NETPHONE_VERSION == 2
399 #define FLASH_BASE4_PRELIM 0x40080000 /* FLASH bank #1 */
401 #define CONFIG_SYS_OR4_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
402 #define CONFIG_SYS_OR4_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
403 #define CONFIG_SYS_BR4_PRELIM ((FLASH_BASE4_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
408 * BR3 and OR3 (SDRAM)
411 #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank #0 */
412 #define SDRAM_MAX_SIZE (256 << 20) /* max 256MB per bank */
414 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
415 #define CONFIG_SYS_OR_TIMING_SDRAM (OR_CSNT_SAM | OR_G5LS)
417 #define CONFIG_SYS_OR3_PRELIM ((0xFFFFFFFFLU & ~(SDRAM_MAX_SIZE - 1)) | CONFIG_SYS_OR_TIMING_SDRAM)
418 #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMB | BR_PS_32 | BR_V)
421 * Memory Periodic Timer Prescaler
425 * Memory Periodic Timer Prescaler
427 * The Divider for PTA (refresh timer) configuration is based on an
428 * example SDRAM configuration (64 MBit, one bank). The adjustment to
429 * the number of chip selects (NCS) and the actually needed refresh
430 * rate is done by setting MPTPR.
432 * PTA is calculated from
433 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
435 * gclk CPU clock (not bus clock!)
436 * Trefresh Refresh cycle * 4 (four word bursts used)
438 * 4096 Rows from SDRAM example configuration
439 * 1000 factor s -> ms
440 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
441 * 4 Number of refresh cycles per period
442 * 64 Refresh cycle in ms per number of rows
443 * --------------------------------------------
444 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
446 * 50 MHz => 50.000.000 / Divider = 98
447 * 66 Mhz => 66.000.000 / Divider = 129
448 * 80 Mhz => 80.000.000 / Divider = 156
451 #define CONFIG_SYS_MAMR_PTA 234
454 * For 16 MBit, refresh rates could be 31.3 us
455 * (= 64 ms / 2K = 125 / quad bursts).
456 * For a simpler initialization, 15.6 us is used instead.
458 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
459 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
461 #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
462 #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
464 /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
465 #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
466 #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
469 * MAMR settings for SDRAM
473 #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
474 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
475 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
478 #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
479 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
480 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
483 * Internal Definitions
487 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
488 #define BOOTFLAG_WARM 0x02 /* Software reboot */
490 #define CONFIG_LAST_STAGE_INIT /* needed to reset the damn phys */
492 /****************************************************************/
494 #define DSP_SIZE 0x00010000 /* 64K */
495 #define NAND_SIZE 0x00010000 /* 64K */
497 #define DSP_BASE 0xF1000000
498 #define NAND_BASE 0xF1010000
500 /****************************************************************/
503 #define CONFIG_NAND_LEGACY
504 #define CONFIG_SYS_NAND_BASE NAND_BASE
505 #define CONFIG_MTD_NAND_ECC_JFFS2
506 #define CONFIG_MTD_NAND_VERIFY_WRITE
507 #define CONFIG_MTD_NAND_UNSAFE
509 #define CONFIG_SYS_MAX_NAND_DEVICE 1
511 #define SECTORSIZE 512
512 #define ADDR_COLUMN 1
514 #define ADDR_COLUMN_PAGE 3
515 #define NAND_ChipID_UNKNOWN 0x00
516 #define NAND_MAX_FLOORS 1
518 /* ALE = PD17, CLE = PE18, CE = PE20, F_RY_BY = PE31 */
519 #define NAND_DISABLE_CE(nand) \
521 (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pedat) |= (1 << (31 - 20)); \
524 #define NAND_ENABLE_CE(nand) \
526 (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pedat) &= ~(1 << (31 - 20)); \
529 #define NAND_CTL_CLRALE(nandptr) \
531 (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pedat) &= ~(1 << (31 - 17)); \
534 #define NAND_CTL_SETALE(nandptr) \
536 (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pedat) |= (1 << (31 - 17)); \
539 #define NAND_CTL_CLRCLE(nandptr) \
541 (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pedat) &= ~(1 << (31 - 18)); \
544 #define NAND_CTL_SETCLE(nandptr) \
546 (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pedat) |= (1 << (31 - 18)); \
549 #if CONFIG_NETPHONE_VERSION == 1
550 #define NAND_WAIT_READY(nand) \
553 while ((((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pedat & (1 << (31 - 31))) == 0) \
554 if (++_tries > 100000) \
557 #elif CONFIG_NETPHONE_VERSION == 2
558 #define NAND_WAIT_READY(nand) \
561 while ((((volatile immap_t *)CONFIG_SYS_IMMR)->im_ioport.iop_pcdat & (1 << (15 - 15))) == 0) \
562 if (++_tries > 100000) \
567 #define WRITE_NAND_COMMAND(d, adr) \
569 *(volatile unsigned char *)((unsigned long)(adr)) = (unsigned char)(d); \
572 #define WRITE_NAND_ADDRESS(d, adr) \
574 *(volatile unsigned char *)((unsigned long)(adr)) = (unsigned char)(d); \
577 #define WRITE_NAND(d, adr) \
579 *(volatile unsigned char *)((unsigned long)(adr)) = (unsigned char)(d); \
582 #define READ_NAND(adr) \
583 ((unsigned char)(*(volatile unsigned char *)(unsigned long)(adr)))
585 /*****************************************************************************/
587 #define CONFIG_SYS_DIRECT_FLASH_TFTP
588 #define CONFIG_SYS_DIRECT_NAND_TFTP
590 /*****************************************************************************/
592 #if CONFIG_NETPHONE_VERSION == 1
593 #define STATUS_LED_BIT 0x00000008 /* bit 28 */
594 #elif CONFIG_NETPHONE_VERSION == 2
595 #define STATUS_LED_BIT 0x00000080 /* bit 24 */
598 #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
599 #define STATUS_LED_STATE STATUS_LED_BLINKING
601 #define STATUS_LED_ACTIVE 0 /* LED on for bit == 0 */
602 #define STATUS_LED_BOOT 0 /* LED 0 used for boot status */
608 /* led_id_t is unsigned int mask */
609 typedef unsigned int led_id_t;
611 #define __led_toggle(_msk) \
613 ((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pedat ^= (_msk); \
616 #define __led_set(_msk, _st) \
619 ((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pedat |= (_msk); \
621 ((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pedat &= ~(_msk); \
624 #define __led_init(msk, st) __led_set(msk, st)
628 /***********************************************************************************************************
630 ----------------------------------------------------------------------------------------------
632 (V1) version 1 of the board
633 (V2) version 2 of the board
635 ----------------------------------------------------------------------------------------------
639 +------+----------------+--------+------------------------------------------------------------
640 | # | Name | Type | Comment
641 +------+----------------+--------+------------------------------------------------------------
642 | PA3 | SPIEN_MAX | Output | MAX serial to uart chip select
643 | PA7 | DSP_INT | Output | DSP interrupt
644 | PA10 | DSP_RESET | Output | DSP reset
645 | PA14 | USBOE | Output | USB (1)
646 | PA15 | USBRXD | Output | USB (1)
647 | PB19 | BT_RTS | Output | Bluetooth (0)
648 | PB23 | BT_CTS | Output | Bluetooth (0)
649 | PB26 | SPIEN_SEP | Output | Serial EEPROM chip select
650 | PB27 | SPICS_DISP | Output | Display chip select
651 | PB28 | SPI_RXD_3V | Input | SPI Data Rx
652 | PB29 | SPI_TXD | Output | SPI Data Tx
653 | PB30 | SPI_CLK | Output | SPI Clock
654 | PC10 | DISPA0 | Output | Display A0
655 | PC11 | BACKLIGHT | Output | Display backlit
656 | PC12 | SPI2RXD | Input | (V1) 2nd SPI RXD
657 | | IO_RESET | Output | (V2) General I/O reset
658 | PC13 | SPI2TXD | Output | (V1) 2nd SPI TXD (V1)
659 | | HOOK | Input | (V2) Hook input interrupt
660 | PC15 | SPI2CLK | Output | (V1) 2nd SPI CLK
661 | | F_RY_BY | Input | (V2) NAND F_RY_BY
662 | PE17 | F_ALE | Output | NAND F_ALE
663 | PE18 | F_CLE | Output | NAND F_CLE
664 | PE20 | F_CE | Output | NAND F_CE
665 | PE24 | SPICS_SCOUT | Output | (V1) Codec chip select
666 | | LED | Output | (V2) LED
667 | PE27 | SPICS_ER | Output | External serial register CS
668 | PE28 | LEDIO1 | Output | (V1) LED
669 | | BKBR1 | Input | (V2) Keyboard input scan
670 | PE29 | LEDIO2 | Output | (V1) LED hook for A (TA2)
671 | | BKBR2 | Input | (V2) Keyboard input scan
672 | PE30 | LEDIO3 | Output | (V1) LED hook for A (TA2)
673 | | BKBR3 | Input | (V2) Keyboard input scan
674 | PE31 | F_RY_BY | Input | (V1) NAND F_RY_BY
675 | | BKBR4 | Input | (V2) Keyboard input scan
676 +------+----------------+--------+---------------------------------------------------
678 ----------------------------------------------------------------------------------------------
680 Serial register input:
682 +------+----------------+------------------------------------------------------------
684 +------+----------------+------------------------------------------------------------
685 | 0 | BKBR1 | (V1) Keyboard input scan
686 | 1 | BKBR3 | (V1) Keyboard input scan
687 | 2 | BKBR4 | (V1) Keyboard input scan
688 | 3 | BKBR2 | (V1) Keyboard input scan
689 | 4 | HOOK | (V1) Hook switch
690 | 5 | BT_LINK | (V1) Bluetooth link status
691 | 6 | HOST_WAKE | (V1) Bluetooth host wake up
692 | 7 | OK_ETH | (V1) Cisco inline power OK status
693 +------+----------------+------------------------------------------------------------
695 ----------------------------------------------------------------------------------------------
697 Serial register output:
699 +------+----------------+------------------------------------------------------------
701 +------+----------------+------------------------------------------------------------
702 | 0 | KEY1 | Keyboard output scan
703 | 1 | KEY2 | Keyboard output scan
704 | 2 | KEY3 | Keyboard output scan
705 | 3 | KEY4 | Keyboard output scan
706 | 4 | KEY5 | Keyboard output scan
707 | 5 | KEY6 | Keyboard output scan
708 | 6 | KEY7 | Keyboard output scan
709 | 7 | BT_WAKE | Bluetooth wake up
710 +------+----------------+------------------------------------------------------------
712 ----------------------------------------------------------------------------------------------
716 +------+----------------+------------------------------------------------------------
718 +------+----------------+------------------------------------------------------------
719 | CS0 | CS0 | Boot flash
720 | CS1 | CS_FLASH | NAND flash
722 | CS3 | DCS_DRAM | DRAM
723 | CS4 | CS_FLASH2 | (V2) 2nd flash
724 +------+----------------+------------------------------------------------------------
726 ----------------------------------------------------------------------------------------------
730 +------+----------------+------------------------------------------------------------
732 +------+----------------+------------------------------------------------------------
733 | IRQ1 | IRQ_DSP | DSP interrupt
734 | IRQ3 | S_INTER | DUSLIC ???
735 | IRQ4 | F_RY_BY | NAND
736 | IRQ7 | IRQ_MAX | MAX 3100 interrupt
737 +------+----------------+------------------------------------------------------------
739 ----------------------------------------------------------------------------------------------
741 Interrupts on PCMCIA pins:
743 +------+----------------+------------------------------------------------------------
745 +------+----------------+------------------------------------------------------------
746 | IP_A0| PHY1_LINK | Link status changed for #1 Ethernet interface
747 | IP_A1| PHY2_LINK | Link status changed for #2 Ethernet interface
748 | IP_A2| RMII1_MDINT | PHY interrupt for #1
749 | IP_A3| RMII2_MDINT | PHY interrupt for #2
750 | IP_A5| HOST_WAKE | (V2) Bluetooth host wake
751 | IP_A6| OK_ETH | (V2) Cisco inline power OK
752 +------+----------------+------------------------------------------------------------
754 *************************************************************************************************/
756 #define CONFIG_SED156X 1 /* use SED156X */
757 #define CONFIG_SED156X_PG12864Q 1 /* type of display used */
759 /* serial interfacing macros */
761 #define SED156X_SPI_RXD_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat)
762 #define SED156X_SPI_RXD_MASK 0x00000008
764 #define SED156X_SPI_TXD_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat)
765 #define SED156X_SPI_TXD_MASK 0x00000004
767 #define SED156X_SPI_CLK_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat)
768 #define SED156X_SPI_CLK_MASK 0x00000002
770 #define SED156X_CS_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat)
771 #define SED156X_CS_MASK 0x00000010
773 #define SED156X_A0_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_ioport.iop_pcdat)
774 #define SED156X_A0_MASK 0x0020
776 /*************************************************************************************************/
778 #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
779 #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE 1
780 #define CONFIG_SYS_CONSOLE_ENV_OVERWRITE 1
782 /*************************************************************************************************/
784 /* use board specific hardware */
785 #undef CONFIG_WATCHDOG /* watchdog disabled */
786 #define CONFIG_HW_WATCHDOG
787 #define CONFIG_SHOW_ACTIVITY
789 /*************************************************************************************************/
791 /* phone console configuration */
793 #define PHONE_CONSOLE_POLL_HZ (CONFIG_SYS_HZ/200) /* poll every 5ms */
795 /*************************************************************************************************/
797 #define CONFIG_CDP_DEVICE_ID 20
798 #define CONFIG_CDP_DEVICE_ID_PREFIX "NP" /* netphone */
799 #define CONFIG_CDP_PORT_ID "eth%d"
800 #define CONFIG_CDP_CAPABILITIES 0x00000010
801 #define CONFIG_CDP_VERSION "u-boot" " " U_BOOT_DATE " " U_BOOT_TIME
802 #define CONFIG_CDP_PLATFORM "Intracom NetPhone"
803 #define CONFIG_CDP_TRIGGER 0x20020001
804 #define CONFIG_CDP_POWER_CONSUMPTION 4300 /* 90 mA @ 48V */
805 #define CONFIG_CDP_APPLIANCE_VLAN_TYPE 0x01 /* ipphone */
807 /*************************************************************************************************/
809 #define CONFIG_AUTO_COMPLETE 1
811 /*************************************************************************************************/
813 #define CONFIG_CRC32_VERIFY 1
815 /*************************************************************************************************/
817 #define CONFIG_HUSH_OLD_PARSER_COMPATIBLE 1
819 /*************************************************************************************************/
820 #endif /* __CONFIG_H */