2 * Copyright (C) 2006 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
10 #define CONFIG_DISPLAY_BOARDINFO
13 * High Level Configuration Options
15 #define CONFIG_E300 1 /* E300 family */
16 #define CONFIG_QE 1 /* Has QE */
17 #define CONFIG_MPC832x 1 /* MPC832x CPU specific */
18 #define CONFIG_MPC832XEMDS 1 /* MPC832XEMDS board specific */
20 #define CONFIG_SYS_TEXT_BASE 0xFE000000
25 #ifdef CONFIG_PCISLAVE
26 #define CONFIG_83XX_PCICLK 66000000 /* in HZ */
28 #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
31 #ifndef CONFIG_SYS_CLK_FREQ
32 #define CONFIG_SYS_CLK_FREQ 66000000
36 * Hardware Reset Configuration Word
38 #define CONFIG_SYS_HRCW_LOW (\
39 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
40 HRCWL_DDR_TO_SCB_CLK_2X1 |\
42 HRCWL_CSB_TO_CLKIN_2X1 |\
43 HRCWL_CORE_TO_CSB_2X1 |\
44 HRCWL_CE_PLL_VCO_DIV_2 |\
45 HRCWL_CE_PLL_DIV_1X1 |\
48 #ifdef CONFIG_PCISLAVE
49 #define CONFIG_SYS_HRCW_HIGH (\
51 HRCWH_PCI1_ARBITER_DISABLE |\
53 HRCWH_FROM_0XFFF00100 |\
54 HRCWH_BOOTSEQ_DISABLE |\
55 HRCWH_SW_WATCHDOG_DISABLE |\
56 HRCWH_ROM_LOC_LOCAL_16BIT |\
60 #define CONFIG_SYS_HRCW_HIGH (\
62 HRCWH_PCI1_ARBITER_ENABLE |\
64 HRCWH_FROM_0X00000100 |\
65 HRCWH_BOOTSEQ_DISABLE |\
66 HRCWH_SW_WATCHDOG_DISABLE |\
67 HRCWH_ROM_LOC_LOCAL_16BIT |\
75 #define CONFIG_SYS_SICRL 0x00000000
77 #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
78 #define CONFIG_BOARD_EARLY_INIT_R
83 #define CONFIG_SYS_IMMR 0xE0000000
88 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
89 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
90 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
91 #define CONFIG_SYS_DDRCDR 0x73000002 /* DDR II voltage is 1.8V */
93 #undef CONFIG_SPD_EEPROM
94 #if defined(CONFIG_SPD_EEPROM)
95 /* Determine DDR configuration from I2C interface
97 #define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */
99 /* Manually set up DDR parameters
101 #define CONFIG_SYS_DDR_SIZE 128 /* MB */
102 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
104 | CSCONFIG_ODT_WR_CFG \
105 | CSCONFIG_ROW_BIT_13 \
106 | CSCONFIG_COL_BIT_10)
108 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
109 | (0 << TIMING_CFG0_WRT_SHIFT) \
110 | (0 << TIMING_CFG0_RRT_SHIFT) \
111 | (0 << TIMING_CFG0_WWT_SHIFT) \
112 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
113 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
114 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
115 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
117 #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
118 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
119 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
120 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
121 | (13 << TIMING_CFG1_REFREC_SHIFT) \
122 | (3 << TIMING_CFG1_WRREC_SHIFT) \
123 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
124 | (2 << TIMING_CFG1_WRTORD_SHIFT))
126 #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
127 | (31 << TIMING_CFG2_CPO_SHIFT) \
128 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
129 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
130 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
131 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
132 | (10 << TIMING_CFG2_FOUR_ACT_SHIFT))
134 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
135 #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
137 #define CONFIG_SYS_DDR_MODE ((0x4440 << SDRAM_MODE_ESD_SHIFT) \
138 | (0x0232 << SDRAM_MODE_SD_SHIFT))
140 #define CONFIG_SYS_DDR_MODE2 0x8000c000
141 #define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
142 | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
144 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
145 #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
146 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
149 #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
155 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
156 #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
157 #define CONFIG_SYS_MEMTEST_END 0x00100000
160 * The reserved memory
162 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
164 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
165 #define CONFIG_SYS_RAMBOOT
167 #undef CONFIG_SYS_RAMBOOT
170 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
171 #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
172 #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
175 * Initial RAM Base Address Setup
177 #define CONFIG_SYS_INIT_RAM_LOCK 1
178 #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM addr */
179 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
180 #define CONFIG_SYS_GBL_DATA_OFFSET \
181 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
184 * Local Bus Configuration & Clock Setup
186 #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
187 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
188 #define CONFIG_SYS_LBC_LBCR 0x00000000
191 * FLASH on the Local Bus
193 #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
194 #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
195 #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
196 #define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */
197 #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
199 /* Window base at flash base */
200 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
201 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
203 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
204 | BR_PS_16 /* 16 bit port */ \
205 | BR_MS_GPCM /* MSEL = GPCM */ \
207 #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
218 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
219 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
221 #undef CONFIG_SYS_FLASH_CHECKSUM
224 * BCSR on the Local Bus
226 #define CONFIG_SYS_BCSR 0xF8000000
227 /* Access window base at BCSR base */
228 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
229 #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
231 #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
235 #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
246 * Windows to access PIB via local bus
248 /* PIB window base 0xF8008000 */
249 #define CONFIG_SYS_PIB_BASE 0xF8008000
250 #define CONFIG_SYS_PIB_WINDOW_SIZE (32 * 1024)
251 #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_PIB_BASE
252 #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
255 * CS2 on Local Bus, to PIB
257 #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_PIB_BASE \
262 #define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_PIB_WINDOW_SIZE) \
273 * CS3 on Local Bus, to PIB
275 #define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_PIB_BASE + \
276 CONFIG_SYS_PIB_WINDOW_SIZE) \
281 #define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_PIB_WINDOW_SIZE) \
294 #define CONFIG_CONS_INDEX 1
295 #define CONFIG_SYS_NS16550_SERIAL
296 #define CONFIG_SYS_NS16550_REG_SIZE 1
297 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
299 #define CONFIG_SYS_BAUDRATE_TABLE \
300 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
302 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
303 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
305 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
306 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
309 #define CONFIG_SYS_I2C
310 #define CONFIG_SYS_I2C_FSL
311 #define CONFIG_SYS_FSL_I2C_SPEED 400000
312 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
313 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
314 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
317 * Config on-board RTC
319 #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
320 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
324 * Addresses are mapped 1-1.
326 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
327 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
328 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
329 #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
330 #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
331 #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
332 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
333 #define CONFIG_SYS_PCI1_IO_PHYS 0xE0300000
334 #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
336 #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
337 #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
338 #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
341 #define CONFIG_PCI_INDIRECT_BRIDGE
343 #define CONFIG_PCI_PNP /* do pci plug-and-play */
344 #define CONFIG_83XX_PCI_STREAMING
346 #undef CONFIG_EEPRO100
347 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
348 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
350 #endif /* CONFIG_PCI */
353 * QE UEC ethernet configuration
355 #define CONFIG_UEC_ETH
356 #define CONFIG_ETHPRIME "UEC0"
358 #define CONFIG_UEC_ETH1 /* ETH3 */
360 #ifdef CONFIG_UEC_ETH1
361 #define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */
362 #define CONFIG_SYS_UEC1_RX_CLK QE_CLK9
363 #define CONFIG_SYS_UEC1_TX_CLK QE_CLK10
364 #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
365 #define CONFIG_SYS_UEC1_PHY_ADDR 3
366 #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
367 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
370 #define CONFIG_UEC_ETH2 /* ETH4 */
372 #ifdef CONFIG_UEC_ETH2
373 #define CONFIG_SYS_UEC2_UCC_NUM 3 /* UCC4 */
374 #define CONFIG_SYS_UEC2_RX_CLK QE_CLK7
375 #define CONFIG_SYS_UEC2_TX_CLK QE_CLK8
376 #define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
377 #define CONFIG_SYS_UEC2_PHY_ADDR 4
378 #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
379 #define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
385 #ifndef CONFIG_SYS_RAMBOOT
386 #define CONFIG_ENV_IS_IN_FLASH 1
387 #define CONFIG_ENV_ADDR \
388 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
389 #define CONFIG_ENV_SECT_SIZE 0x20000
390 #define CONFIG_ENV_SIZE 0x2000
392 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
393 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
394 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
395 #define CONFIG_ENV_SIZE 0x2000
398 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
399 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
404 #define CONFIG_BOOTP_BOOTFILESIZE
405 #define CONFIG_BOOTP_BOOTPATH
406 #define CONFIG_BOOTP_GATEWAY
407 #define CONFIG_BOOTP_HOSTNAME
410 * Command line configuration.
413 #if defined(CONFIG_PCI)
414 #define CONFIG_CMD_PCI
417 #undef CONFIG_WATCHDOG /* watchdog disabled */
420 * Miscellaneous configurable options
422 #define CONFIG_SYS_LONGHELP /* undef to save memory */
423 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
425 #if defined(CONFIG_CMD_KGDB)
426 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
428 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
431 /* Print Buffer Size */
432 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
433 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
434 /* Boot Argument Buffer Size */
435 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
438 * For booting Linux, the board info and command line data
439 * have to be in the first 256 MB of memory, since this is
440 * the maximum mapped by the Linux kernel during initialization.
442 /* Initial Memory map for Linux */
443 #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
448 #define CONFIG_SYS_HID0_INIT 0x000000000
449 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
450 HID0_ENABLE_INSTRUCTION_CACHE)
451 #define CONFIG_SYS_HID2 HID2_HBE
457 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
459 /* DDR: cache cacheable */
460 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
463 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
467 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
468 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
470 /* IMMRBAR & PCI IO: cache-inhibit and guarded */
471 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
473 | BATL_CACHEINHIBIT \
474 | BATL_GUARDEDSTORAGE)
475 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
479 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
480 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
482 /* BCSR: cache-inhibit and guarded */
483 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_BCSR \
485 | BATL_CACHEINHIBIT \
486 | BATL_GUARDEDSTORAGE)
487 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_BCSR \
491 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
492 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
494 /* FLASH: icache cacheable, but dcache-inhibit and guarded */
495 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_FLASH_BASE \
498 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_FLASH_BASE \
502 #define CONFIG_SYS_DBAT3L (CONFIG_SYS_FLASH_BASE \
504 | BATL_CACHEINHIBIT \
505 | BATL_GUARDEDSTORAGE)
506 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
508 #define CONFIG_SYS_IBAT4L (0)
509 #define CONFIG_SYS_IBAT4U (0)
510 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
511 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
513 /* Stack in dcache: cacheable, no memory coherence */
514 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
515 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
519 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
520 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
523 /* PCI MEM space: cacheable */
524 #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MEM_PHYS \
527 #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MEM_PHYS \
531 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
532 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
533 /* PCI MMIO space: cache-inhibit and guarded */
534 #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI1_MMIO_PHYS \
536 | BATL_CACHEINHIBIT \
537 | BATL_GUARDEDSTORAGE)
538 #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI1_MMIO_PHYS \
542 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
543 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
545 #define CONFIG_SYS_IBAT6L (0)
546 #define CONFIG_SYS_IBAT6U (0)
547 #define CONFIG_SYS_IBAT7L (0)
548 #define CONFIG_SYS_IBAT7U (0)
549 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
550 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
551 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
552 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
555 #if defined(CONFIG_CMD_KGDB)
556 #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
560 * Environment Configuration
561 */ #define CONFIG_ENV_OVERWRITE
563 #if defined(CONFIG_UEC_ETH)
564 #define CONFIG_HAS_ETH0
565 #define CONFIG_HAS_ETH1
568 #define CONFIG_BAUDRATE 115200
570 #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
572 #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
573 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
575 #define CONFIG_EXTRA_ENV_SETTINGS \
577 "consoledev=ttyS0\0" \
578 "ramdiskaddr=1000000\0" \
579 "ramdiskfile=ramfs.83xx\0" \
581 "fdtfile=mpc832x_mds.dtb\0" \
584 #define CONFIG_NFSBOOTCOMMAND \
585 "setenv bootargs root=/dev/nfs rw " \
586 "nfsroot=$serverip:$rootpath " \
587 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
589 "console=$consoledev,$baudrate $othbootargs;" \
590 "tftp $loadaddr $bootfile;" \
591 "tftp $fdtaddr $fdtfile;" \
592 "bootm $loadaddr - $fdtaddr"
594 #define CONFIG_RAMBOOTCOMMAND \
595 "setenv bootargs root=/dev/ram rw " \
596 "console=$consoledev,$baudrate $othbootargs;" \
597 "tftp $ramdiskaddr $ramdiskfile;" \
598 "tftp $loadaddr $bootfile;" \
599 "tftp $fdtaddr $fdtfile;" \
600 "bootm $loadaddr $ramdiskaddr $fdtaddr"
602 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
604 #endif /* __CONFIG_H */