2 * MPC86xx Internal Memory Map
4 * Copyright 2004 Freescale Semiconductor
5 * Jeff Brown (Jeffrey@freescale.com)
6 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
10 #ifndef __IMMAP_86xx__
11 #define __IMMAP_86xx__
13 #include <asm/types.h>
14 #include <asm/fsl_dma.h>
15 #include <asm/fsl_i2c.h>
17 /* Local-Access Registers and MCM Registers(0x0000-0x2000) */
18 typedef struct ccsr_local_mcm {
19 uint ccsrbar; /* 0x0 - Control Configuration Status Registers Base Address Register */
21 uint altcbar; /* 0x8 - Alternate Configuration Base Address Register */
23 uint altcar; /* 0x10 - Alternate Configuration Attribute Register */
25 uint bptr; /* 0x20 - Boot Page Translation Register */
27 uint lawbar0; /* 0xc08 - Local Access Window 0 Base Address Register */
29 uint lawar0; /* 0xc10 - Local Access Window 0 Attributes Register */
31 uint lawbar1; /* 0xc28 - Local Access Window 1 Base Address Register */
33 uint lawar1; /* 0xc30 - Local Access Window 1 Attributes Register */
35 uint lawbar2; /* 0xc48 - Local Access Window 2 Base Address Register */
37 uint lawar2; /* 0xc50 - Local Access Window 2 Attributes Register */
39 uint lawbar3; /* 0xc68 - Local Access Window 3 Base Address Register */
41 uint lawar3; /* 0xc70 - Local Access Window 3 Attributes Register */
43 uint lawbar4; /* 0xc88 - Local Access Window 4 Base Address Register */
45 uint lawar4; /* 0xc90 - Local Access Window 4 Attributes Register */
47 uint lawbar5; /* 0xca8 - Local Access Window 5 Base Address Register */
49 uint lawar5; /* 0xcb0 - Local Access Window 5 Attributes Register */
51 uint lawbar6; /* 0xcc8 - Local Access Window 6 Base Address Register */
53 uint lawar6; /* 0xcd0 - Local Access Window 6 Attributes Register */
55 uint lawbar7; /* 0xce8 - Local Access Window 7 Base Address Register */
57 uint lawar7; /* 0xcf0 - Local Access Window 7 Attributes Register */
59 uint lawbar8; /* 0xd08 - Local Access Window 8 Base Address Register */
61 uint lawar8; /* 0xd10 - Local Access Window 8 Attributes Register */
63 uint lawbar9; /* 0xd28 - Local Access Window 9 Base Address Register */
65 uint lawar9; /* 0xd30 - Local Access Window 9 Attributes Register */
67 uint abcr; /* 0x1000 - MCM CCB Address Configuration Register */
69 uint dbcr; /* 0x1008 - MCM MPX data bus Configuration Register */
71 uint pcr; /* 0x1010 - MCM CCB Port Configuration Register */
73 uint hpmr0; /* 0x1040 - MCM HPM Threshold Count Register 0 */
74 uint hpmr1; /* 0x1044 - MCM HPM Threshold Count Register 1 */
75 uint hpmr2; /* 0x1048 - MCM HPM Threshold Count Register 2 */
76 uint hpmr3; /* 0x104c - MCM HPM Threshold Count Register 3 */
78 uint hpmr4; /* 0x1060 - MCM HPM Threshold Count Register 4 */
79 uint hpmr5; /* 0x1064 - MCM HPM Threshold Count Register 5 */
80 uint hpmccr; /* 0x1068 - MCM HPM Cycle Count Register */
82 uint edr; /* 0x1e00 - MCM Error Detect Register */
84 uint eer; /* 0x1e08 - MCM Error Enable Register */
85 uint eatr; /* 0x1e0c - MCM Error Attributes Capture Register */
86 uint eladr; /* 0x1e10 - MCM Error Low Address Capture Register */
87 uint ehadr; /* 0x1e14 - MCM Error High Address Capture Register */
91 /* DDR memory controller registers(0x2000-0x3000) and (0x6000-0x7000) */
93 typedef struct ccsr_ddr {
94 uint cs0_bnds; /* 0x2000 - DDR Chip Select 0 Memory Bounds */
96 uint cs1_bnds; /* 0x2008 - DDR Chip Select 1 Memory Bounds */
98 uint cs2_bnds; /* 0x2010 - DDR Chip Select 2 Memory Bounds */
100 uint cs3_bnds; /* 0x2018 - DDR Chip Select 3 Memory Bounds */
102 uint cs4_bnds; /* 0x2020 - DDR Chip Select 4 Memory Bounds */
104 uint cs5_bnds; /* 0x2028 - DDR Chip Select 5 Memory Bounds */
106 uint cs0_config; /* 0x2080 - DDR Chip Select Configuration */
107 uint cs1_config; /* 0x2084 - DDR Chip Select Configuration */
108 uint cs2_config; /* 0x2088 - DDR Chip Select Configuration */
109 uint cs3_config; /* 0x208c - DDR Chip Select Configuration */
110 uint cs4_config; /* 0x2090 - DDR Chip Select Configuration */
111 uint cs5_config; /* 0x2094 - DDR Chip Select Configuration */
113 uint timing_cfg_3; /* 0x2100 - DDR SDRAM Timing Configuration Register 3 */
114 uint timing_cfg_0; /* 0x2104 - DDR SDRAM Timing Configuration Register 0 */
115 uint timing_cfg_1; /* 0x2108 - DDR SDRAM Timing Configuration Register 1 */
116 uint timing_cfg_2; /* 0x210c - DDR SDRAM Timing Configuration Register 2 */
117 uint sdram_cfg; /* 0x2110 - DDR SDRAM Control Configuration 1 */
118 uint sdram_cfg_2; /* 0x2114 - DDR SDRAM Control Configuration 2 */
119 uint sdram_mode; /* 0x2118 - DDR SDRAM Mode Configuration 1 */
120 uint sdram_mode_2; /* 0x211c - DDR SDRAM Mode Configuration 2 */
121 uint sdram_mode_cntl; /* 0x2120 - DDR SDRAM Mode Control */
122 uint sdram_interval; /* 0x2124 - DDR SDRAM Interval Configuration */
123 uint sdram_data_init; /* 0x2128 - DDR SDRAM Data Initialization */
125 uint sdram_clk_cntl; /* 0x2130 - DDR SDRAM Clock Control */
127 uint sdram_ocd_cntl; /* 0x2140 - DDR SDRAM OCD Control */
128 uint sdram_ocd_status; /* 0x2144 - DDR SDRAM OCD Status */
129 uint init_addr; /* 0x2148 - DDR training initialzation address */
130 uint init_ext_addr; /* 0x214C - DDR training initialzation extended address */
132 uint ip_rev1; /* 0x2BF8 - DDR IP Block Revision 1 */
133 uint ip_rev2; /* 0x2BFC - DDR IP Block Revision 2 */
135 uint data_err_inject_hi; /* 0x2e00 - DDR Memory Data Path Error Injection Mask High */
136 uint data_err_inject_lo; /* 0x2e04 - DDR Memory Data Path Error Injection Mask Low */
137 uint ecc_err_inject; /* 0x2e08 - DDR Memory Data Path Error Injection Mask ECC */
139 uint capture_data_hi; /* 0x2e20 - DDR Memory Data Path Read Capture High */
140 uint capture_data_lo; /* 0x2e24 - DDR Memory Data Path Read Capture Low */
141 uint capture_ecc; /* 0x2e28 - DDR Memory Data Path Read Capture ECC */
143 uint err_detect; /* 0x2e40 - DDR Memory Error Detect */
144 uint err_disable; /* 0x2e44 - DDR Memory Error Disable */
145 uint err_int_en; /* 0x2e48 - DDR Memory Error Interrupt Enable */
146 uint capture_attributes; /* 0x2e4c - DDR Memory Error Attributes Capture */
147 uint capture_address; /* 0x2e50 - DDR Memory Error Address Capture */
148 uint capture_ext_address; /* 0x2e54 - DDR Memory Error Extended Address Capture */
149 uint err_sbe; /* 0x2e58 - DDR Memory Single-Bit ECC Error Management */
151 uint debug_1; /* 0x2f00 */
160 /* Daul I2C Registers(0x3000-0x4000) */
161 typedef struct ccsr_i2c {
162 struct fsl_i2c i2c[2];
163 u8 res[4096 - 2 * sizeof(struct fsl_i2c)];
166 /* DUART Registers(0x4000-0x5000) */
167 typedef struct ccsr_duart {
169 u_char urbr1_uthr1_udlb1;/* 0x4500 - URBR1, UTHR1, UDLB1 with the same address offset of 0x04500 */
170 u_char uier1_udmb1; /* 0x4501 - UIER1, UDMB1 with the same address offset of 0x04501 */
171 u_char uiir1_ufcr1_uafr1;/* 0x4502 - UIIR1, UFCR1, UAFR1 with the same address offset of 0x04502 */
172 u_char ulcr1; /* 0x4503 - UART1 Line Control Register */
173 u_char umcr1; /* 0x4504 - UART1 Modem Control Register */
174 u_char ulsr1; /* 0x4505 - UART1 Line Status Register */
175 u_char umsr1; /* 0x4506 - UART1 Modem Status Register */
176 u_char uscr1; /* 0x4507 - UART1 Scratch Register */
178 u_char udsr1; /* 0x4510 - UART1 DMA Status Register */
180 u_char urbr2_uthr2_udlb2;/* 0x4600 - URBR2, UTHR2, UDLB2 with the same address offset of 0x04600 */
181 u_char uier2_udmb2; /* 0x4601 - UIER2, UDMB2 with the same address offset of 0x04601 */
182 u_char uiir2_ufcr2_uafr2;/* 0x4602 - UIIR2, UFCR2, UAFR2 with the same address offset of 0x04602 */
183 u_char ulcr2; /* 0x4603 - UART2 Line Control Register */
184 u_char umcr2; /* 0x4604 - UART2 Modem Control Register */
185 u_char ulsr2; /* 0x4605 - UART2 Line Status Register */
186 u_char umsr2; /* 0x4606 - UART2 Modem Status Register */
187 u_char uscr2; /* 0x4607 - UART2 Scratch Register */
189 u_char udsr2; /* 0x4610 - UART2 DMA Status Register */
194 /* Local Bus Controller Registers(0x5000-0x6000) */
195 typedef struct ccsr_lbc {
196 uint br0; /* 0x5000 - LBC Base Register 0 */
197 uint or0; /* 0x5004 - LBC Options Register 0 */
198 uint br1; /* 0x5008 - LBC Base Register 1 */
199 uint or1; /* 0x500c - LBC Options Register 1 */
200 uint br2; /* 0x5010 - LBC Base Register 2 */
201 uint or2; /* 0x5014 - LBC Options Register 2 */
202 uint br3; /* 0x5018 - LBC Base Register 3 */
203 uint or3; /* 0x501c - LBC Options Register 3 */
204 uint br4; /* 0x5020 - LBC Base Register 4 */
205 uint or4; /* 0x5024 - LBC Options Register 4 */
206 uint br5; /* 0x5028 - LBC Base Register 5 */
207 uint or5; /* 0x502c - LBC Options Register 5 */
208 uint br6; /* 0x5030 - LBC Base Register 6 */
209 uint or6; /* 0x5034 - LBC Options Register 6 */
210 uint br7; /* 0x5038 - LBC Base Register 7 */
211 uint or7; /* 0x503c - LBC Options Register 7 */
213 uint mar; /* 0x5068 - LBC UPM Address Register */
215 uint mamr; /* 0x5070 - LBC UPMA Mode Register */
216 uint mbmr; /* 0x5074 - LBC UPMB Mode Register */
217 uint mcmr; /* 0x5078 - LBC UPMC Mode Register */
219 uint mrtpr; /* 0x5084 - LBC Memory Refresh Timer Prescaler Register */
220 uint mdr; /* 0x5088 - LBC UPM Data Register */
222 uint lsdmr; /* 0x5094 - LBC SDRAM Mode Register */
224 uint lurt; /* 0x50a0 - LBC UPM Refresh Timer */
225 uint lsrt; /* 0x50a4 - LBC SDRAM Refresh Timer */
227 uint ltesr; /* 0x50b0 - LBC Transfer Error Status Register */
228 uint ltedr; /* 0x50b4 - LBC Transfer Error Disable Register */
229 uint lteir; /* 0x50b8 - LBC Transfer Error Interrupt Register */
230 uint lteatr; /* 0x50bc - LBC Transfer Error Attributes Register */
231 uint ltear; /* 0x50c0 - LBC Transfer Error Address Register */
233 uint lbcr; /* 0x50d0 - LBC Configuration Register */
234 uint lcrr; /* 0x50d4 - LBC Clock Ratio Register */
238 /* PCI Express Registers(0x8000-0x9000) and (0x9000-0xA000) */
239 typedef struct ccsr_pex {
240 uint cfg_addr; /* 0x8000 - PEX Configuration Address Register */
241 uint cfg_data; /* 0x8004 - PEX Configuration Data Register */
243 uint out_comp_to; /* 0x800C - PEX Outbound Completion Timeout Register */
245 uint pme_msg_det; /* 0x8020 - PEX PME & message detect register */
246 uint pme_msg_int_en; /* 0x8024 - PEX PME & message interrupt enable register */
247 uint pme_msg_dis; /* 0x8028 - PEX PME & message disable register */
248 uint pm_command; /* 0x802c - PEX PM Command register */
250 uint block_rev1; /* 0x8bf8 - PEX Block Revision register 1 */
251 uint block_rev2; /* 0x8bfc - PEX Block Revision register 2 */
252 uint potar0; /* 0x8c00 - PEX Outbound Transaction Address Register 0 */
253 uint potear0; /* 0x8c04 - PEX Outbound Translation Extended Address Register 0 */
255 uint powar0; /* 0x8c10 - PEX Outbound Window Attributes Register 0 */
257 uint potar1; /* 0x8c20 - PEX Outbound Transaction Address Register 1 */
258 uint potear1; /* 0x8c24 - PEX Outbound Translation Extended Address Register 1 */
259 uint powbar1; /* 0x8c28 - PEX Outbound Window Base Address Register 1 */
261 uint powar1; /* 0x8c30 - PEX Outbound Window Attributes Register 1 */
263 uint potar2; /* 0x8c40 - PEX Outbound Transaction Address Register 2 */
264 uint potear2; /* 0x8c44 - PEX Outbound Translation Extended Address Register 2 */
265 uint powbar2; /* 0x8c48 - PEX Outbound Window Base Address Register 2 */
267 uint powar2; /* 0x8c50 - PEX Outbound Window Attributes Register 2 */
269 uint potar3; /* 0x8c60 - PEX Outbound Transaction Address Register 3 */
270 uint potear3; /* 0x8c64 - PEX Outbound Translation Extended Address Register 3 */
271 uint powbar3; /* 0x8c68 - PEX Outbound Window Base Address Register 3 */
273 uint powar3; /* 0x8c70 - PEX Outbound Window Attributes Register 3 */
275 uint potar4; /* 0x8c80 - PEX Outbound Transaction Address Register 4 */
276 uint potear4; /* 0x8c84 - PEX Outbound Translation Extended Address Register 4 */
277 uint powbar4; /* 0x8c88 - PEX Outbound Window Base Address Register 4 */
279 uint powar4; /* 0x8c90 - PEX Outbound Window Attributes Register 4 */
282 uint pitar3; /* 0x8da0 - PEX Inbound Translation Address Register 3 */
284 uint piwbar3; /* 0x8da8 - PEX Inbound Window Base Address Register 3 */
285 uint piwbear3; /* 0x8dac - PEX Inbound Window Base Extended Address Register 3 */
286 uint piwar3; /* 0x8db0 - PEX Inbound Window Attributes Register 3 */
288 uint pitar2; /* 0x8dc0 - PEX Inbound Translation Address Register 2 */
290 uint piwbar2; /* 0x8dc8 - PEX Inbound Window Base Address Register 2 */
291 uint piwbear2; /* 0x8dcc - PEX Inbound Window Base Extended Address Register 2 */
292 uint piwar2; /* 0x8dd0 - PEX Inbound Window Attributes Register 2 */
294 uint pitar1; /* 0x8de0 - PEX Inbound Translation Address Register 1 */
296 uint piwbar1; /* 0x8de8 - PEX Inbound Window Base Address Register 1 */
298 uint piwar1; /* 0x8df0 - PEX Inbound Window Attributes Register 1 */
300 uint pedr; /* 0x8e00 - PEX Error Detect Register */
302 uint peer; /* 0x8e08 - PEX Error Interrupt Enable Register */
304 uint pecdr; /* 0x8e10 - PEX Error Disable Register */
306 uint peer_stat; /* 0x8e20 - PEX Error Capture Status Register */
308 uint perr_cap0; /* 0x8e28 - PEX Error Capture Register 0 */
309 uint perr_cap1; /* 0x8e2c - PEX Error Capture Register 1 */
310 uint perr_cap2; /* 0x8e30 - PEX Error Capture Register 2 */
311 uint perr_cap3; /* 0x8e34 - PEX Error Capture Register 3 */
316 /* Hyper Transport Register Block (0xA000-0xB000) */
317 typedef struct ccsr_ht {
318 uint hcfg_addr; /* 0xa000 - HT Configuration Address register */
319 uint hcfg_data; /* 0xa004 - HT Configuration Data register */
321 uint howtar0; /* 0xac00 - HT Outbound Window 0 Translation register */
323 uint howar0; /* 0xac10 - HT Outbound Window 0 Attributes register */
325 uint howtar1; /* 0xac20 - HT Outbound Window 1 Translation register */
327 uint howbar1; /* 0xac28 - HT Outbound Window 1 Base Address register */
329 uint howar1; /* 0xac30 - HT Outbound Window 1 Attributes register */
331 uint howtar2; /* 0xac40 - HT Outbound Window 2 Translation register */
333 uint howbar2; /* 0xac48 - HT Outbound Window 2 Base Address register */
335 uint howar2; /* 0xac50 - HT Outbound Window 2 Attributes register */
337 uint howtar3; /* 0xac60 - HT Outbound Window 3 Translation register */
339 uint howbar3; /* 0xac68 - HT Outbound Window 3 Base Address register */
341 uint howar3; /* 0xac70 - HT Outbound Window 3 Attributes register */
343 uint howtar4; /* 0xac80 - HT Outbound Window 4 Translation register */
345 uint howbar4; /* 0xac88 - HT Outbound Window 4 Base Address register */
347 uint howar4; /* 0xac90 - HT Outbound Window 4 Attributes register */
349 uint hiwtar4; /* 0xad80 - HT Inbound Window 4 Translation register */
351 uint hiwbar4; /* 0xad88 - HT Inbound Window 4 Base Address register */
353 uint hiwar4; /* 0xad90 - HT Inbound Window 4 Attributes register */
355 uint hiwtar3; /* 0xada0 - HT Inbound Window 3 Translation register */
357 uint hiwbar3; /* 0xada8 - HT Inbound Window 3 Base Address register */
359 uint hiwar3; /* 0xadb0 - HT Inbound Window 3 Attributes register */
361 uint hiwtar2; /* 0xadc0 - HT Inbound Window 2 Translation register */
363 uint hiwbar2; /* 0xadc8 - HT Inbound Window 2 Base Address register */
365 uint hiwar2; /* 0xadd0 - HT Inbound Window 2 Attributes register */
367 uint hiwtar1; /* 0xade0 - HT Inbound Window 1 Translation register */
369 uint hiwbar1; /* 0xade8 - HT Inbound Window 1 Base Address register */
371 uint hiwar1; /* 0xadf0 - HT Inbound Window 1 Attributes register */
373 uint hedr; /* 0xae00 - HT Error Detect register */
375 uint heier; /* 0xae08 - HT Error Interrupt Enable register */
377 uint hecdr; /* 0xae10 - HT Error Capture Disbale register */
379 uint hecsr; /* 0xae20 - HT Error Capture Status register */
381 uint hec0; /* 0xae28 - HT Error Capture 0 register */
382 uint hec1; /* 0xae2c - HT Error Capture 1 register */
383 uint hec2; /* 0xae30 - HT Error Capture 2 register */
387 /* DMA Registers(0x2_1000-0x2_2000) */
388 typedef struct ccsr_dma {
390 struct fsl_dma dma[4];
391 uint dgsr; /* 0x21300 - DMA General Status Register */
395 /* tsec1-4: 24000-28000 */
396 typedef struct ccsr_tsec {
397 uint id; /* 0x24000 - Controller ID Register */
399 uint ievent; /* 0x24010 - Interrupt Event Register */
400 uint imask; /* 0x24014 - Interrupt Mask Register */
401 uint edis; /* 0x24018 - Error Disabled Register */
403 uint ecntrl; /* 0x24020 - Ethernet Control Register */
405 uint ptv; /* 0x24028 - Pause Time Value Register */
406 uint dmactrl; /* 0x2402c - DMA Control Register */
407 uint tbipa; /* 0x24030 - TBI PHY Address Register */
409 uint fifo_tx_thr; /* 0x2408c - FIFO transmit threshold register */
411 uint fifo_tx_starve; /* 0x24098 - FIFO transmit starve register */
412 uint fifo_tx_starve_shutoff;/* 0x2409c - FIFO transmit starve shutoff register */
414 uint fifo_rx_pause; /* 0x240a4 - FIFO receive pause threshold register */
415 uint fifo_rx_alarm; /* 0x240a8 - FIFO receive alarm threshold register */
417 uint tctrl; /* 0x24100 - Transmit Control Register */
418 uint tstat; /* 0x24104 - Transmit Status Register */
419 uint dfvlan; /* 0x24108 - Default VLAN control word */
421 uint txic; /* 0x24110 - Transmit interrupt coalescing Register */
422 uint tqueue; /* 0x24114 - Transmit Queue Control Register */
424 uint tr03wt; /* 0x24140 - TxBD Rings 0-3 round-robin weightings */
425 uint tw47wt; /* 0x24144 - TxBD Rings 4-7 round-robin weightings */
427 uint tbdbph; /* 0x2417c - Transmit Data Buffer Pointer High Register */
429 uint tbptr0; /* 0x24184 - Transmit Buffer Descriptor Pointer for Ring 0 */
431 uint tbptr1; /* 0x2418C - Transmit Buffer Descriptor Pointer for Ring 1 */
433 uint tbptr2; /* 0x24194 - Transmit Buffer Descriptor Pointer for Ring 2 */
435 uint tbptr3; /* 0x2419C - Transmit Buffer Descriptor Pointer for Ring 3 */
437 uint tbptr4; /* 0x241A4 - Transmit Buffer Descriptor Pointer for Ring 4 */
439 uint tbptr5; /* 0x241AC - Transmit Buffer Descriptor Pointer for Ring 5 */
441 uint tbptr6; /* 0x241B4 - Transmit Buffer Descriptor Pointer for Ring 6 */
443 uint tbptr7; /* 0x241BC - Transmit Buffer Descriptor Pointer for Ring 7 */
445 uint tbaseh; /* 0x24200 - Transmit Descriptor Base Address High Register */
446 uint tbase0; /* 0x24204 - Transmit Descriptor Base Address Register of Ring 0 */
448 uint tbase1; /* 0x2420C - Transmit Descriptor base address of Ring 1 */
450 uint tbase2; /* 0x24214 - Transmit Descriptor base address of Ring 2 */
452 uint tbase3; /* 0x2421C - Transmit Descriptor base address of Ring 3 */
454 uint tbase4; /* 0x24224 - Transmit Descriptor base address of Ring 4 */
456 uint tbase5; /* 0x2422C - Transmit Descriptor base address of Ring 5 */
458 uint tbase6; /* 0x24234 - Transmit Descriptor base address of Ring 6 */
460 uint tbase7; /* 0x2423C - Transmit Descriptor base address of Ring 7 */
462 uint rctrl; /* 0x24300 - Receive Control Register */
463 uint rstat; /* 0x24304 - Receive Status Register */
465 uint rxic; /* 0x24310 - Receive Interrupt Coalecing Register */
466 uint rqueue; /* 0x24314 - Receive queue control register */
468 uint rbifx; /* 0x24330 - Receive bit field extract control Register */
469 uint rqfar; /* 0x24334 - Receive queue filing table address Register */
470 uint rqfcr; /* 0x24338 - Receive queue filing table control Register */
471 uint rqfpr; /* 0x2433c - Receive queue filing table property Register */
472 uint mrblr; /* 0x24340 - Maximum Receive Buffer Length Register */
474 uint rbdbph; /* 0x2437C - Receive Data Buffer Pointer High */
476 uint rbptr0; /* 0x24384 - Receive Buffer Descriptor Pointer for Ring 0 */
478 uint rbptr1; /* 0x2438C - Receive Buffer Descriptor Pointer for Ring 1 */
480 uint rbptr2; /* 0x24394 - Receive Buffer Descriptor Pointer for Ring 2 */
482 uint rbptr3; /* 0x2439C - Receive Buffer Descriptor Pointer for Ring 3 */
484 uint rbptr4; /* 0x243A4 - Receive Buffer Descriptor Pointer for Ring 4 */
486 uint rbptr5; /* 0x243AC - Receive Buffer Descriptor Pointer for Ring 5 */
488 uint rbptr6; /* 0x243B4 - Receive Buffer Descriptor Pointer for Ring 6 */
490 uint rbptr7; /* 0x243BC - Receive Buffer Descriptor Pointer for Ring 7 */
492 uint rbaseh; /* 0x24400 - Receive Descriptor Base Address High 0 */
493 uint rbase0; /* 0x24404 - Receive Descriptor Base Address of Ring 0 */
495 uint rbase1; /* 0x2440C - Receive Descriptor Base Address of Ring 1 */
497 uint rbase2; /* 0x24414 - Receive Descriptor Base Address of Ring 2 */
499 uint rbase3; /* 0x2441C - Receive Descriptor Base Address of Ring 3 */
501 uint rbase4; /* 0x24424 - Receive Descriptor Base Address of Ring 4 */
503 uint rbase5; /* 0x2442C - Receive Descriptor Base Address of Ring 5 */
505 uint rbase6; /* 0x24434 - Receive Descriptor Base Address of Ring 6 */
507 uint rbase7; /* 0x2443C - Receive Descriptor Base Address of Ring 7 */
509 uint maccfg1; /* 0x24500 - MAC Configuration 1 Register */
510 uint maccfg2; /* 0x24504 - MAC Configuration 2 Register */
511 uint ipgifg; /* 0x24508 - Inter Packet Gap/Inter Frame Gap Register */
512 uint hafdup; /* 0x2450c - Half Duplex Register */
513 uint maxfrm; /* 0x24510 - Maximum Frame Length Register */
515 uint miimcfg; /* 0x24520 - MII Management Configuration Register */
516 uint miimcom; /* 0x24524 - MII Management Command Register */
517 uint miimadd; /* 0x24528 - MII Management Address Register */
518 uint miimcon; /* 0x2452c - MII Management Control Register */
519 uint miimstat; /* 0x24530 - MII Management Status Register */
520 uint miimind; /* 0x24534 - MII Management Indicator Register */
521 uint ifctrl; /* 0x24538 - Interface Contrl Register */
522 uint ifstat; /* 0x2453c - Interface Status Register */
523 uint macstnaddr1; /* 0x24540 - Station Address Part 1 Register */
524 uint macstnaddr2; /* 0x24544 - Station Address Part 2 Register */
525 uint mac01addr1; /* 0x24548 - MAC exact match address 1, part 1 */
526 uint mac01addr2; /* 0x2454C - MAC exact match address 1, part 2 */
527 uint mac02addr1; /* 0x24550 - MAC exact match address 2, part 1 */
528 uint mac02addr2; /* 0x24554 - MAC exact match address 2, part 2 */
529 uint mac03addr1; /* 0x24558 - MAC exact match address 3, part 1 */
530 uint mac03addr2; /* 0x2455C - MAC exact match address 3, part 2 */
531 uint mac04addr1; /* 0x24560 - MAC exact match address 4, part 1 */
532 uint mac04addr2; /* 0x24564 - MAC exact match address 4, part 2 */
533 uint mac05addr1; /* 0x24568 - MAC exact match address 5, part 1 */
534 uint mac05addr2; /* 0x2456C - MAC exact match address 5, part 2 */
535 uint mac06addr1; /* 0x24570 - MAC exact match address 6, part 1 */
536 uint mac06addr2; /* 0x24574 - MAC exact match address 6, part 2 */
537 uint mac07addr1; /* 0x24578 - MAC exact match address 7, part 1 */
538 uint mac07addr2; /* 0x2457C - MAC exact match address 7, part 2 */
539 uint mac08addr1; /* 0x24580 - MAC exact match address 8, part 1 */
540 uint mac08addr2; /* 0x24584 - MAC exact match address 8, part 2 */
541 uint mac09addr1; /* 0x24588 - MAC exact match address 9, part 1 */
542 uint mac09addr2; /* 0x2458C - MAC exact match address 9, part 2 */
543 uint mac10addr1; /* 0x24590 - MAC exact match address 10, part 1 */
544 uint mac10addr2; /* 0x24594 - MAC exact match address 10, part 2 */
545 uint mac11addr1; /* 0x24598 - MAC exact match address 11, part 1 */
546 uint mac11addr2; /* 0x2459C - MAC exact match address 11, part 2 */
547 uint mac12addr1; /* 0x245A0 - MAC exact match address 12, part 1 */
548 uint mac12addr2; /* 0x245A4 - MAC exact match address 12, part 2 */
549 uint mac13addr1; /* 0x245A8 - MAC exact match address 13, part 1 */
550 uint mac13addr2; /* 0x245AC - MAC exact match address 13, part 2 */
551 uint mac14addr1; /* 0x245B0 - MAC exact match address 14, part 1 */
552 uint mac14addr2; /* 0x245B4 - MAC exact match address 14, part 2 */
553 uint mac15addr1; /* 0x245B8 - MAC exact match address 15, part 1 */
554 uint mac15addr2; /* 0x245BC - MAC exact match address 15, part 2 */
556 uint tr64; /* 0x24680 - Transmit and Receive 64-byte Frame Counter */
557 uint tr127; /* 0x24684 - Transmit and Receive 65-127 byte Frame Counter */
558 uint tr255; /* 0x24688 - Transmit and Receive 128-255 byte Frame Counter */
559 uint tr511; /* 0x2468c - Transmit and Receive 256-511 byte Frame Counter */
560 uint tr1k; /* 0x24690 - Transmit and Receive 512-1023 byte Frame Counter */
561 uint trmax; /* 0x24694 - Transmit and Receive 1024-1518 byte Frame Counter */
562 uint trmgv; /* 0x24698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
563 uint rbyt; /* 0x2469c - Receive Byte Counter */
564 uint rpkt; /* 0x246a0 - Receive Packet Counter */
565 uint rfcs; /* 0x246a4 - Receive FCS Error Counter */
566 uint rmca; /* 0x246a8 - Receive Multicast Packet Counter */
567 uint rbca; /* 0x246ac - Receive Broadcast Packet Counter */
568 uint rxcf; /* 0x246b0 - Receive Control Frame Packet Counter */
569 uint rxpf; /* 0x246b4 - Receive Pause Frame Packet Counter */
570 uint rxuo; /* 0x246b8 - Receive Unknown OP Code Counter */
571 uint raln; /* 0x246bc - Receive Alignment Error Counter */
572 uint rflr; /* 0x246c0 - Receive Frame Length Error Counter */
573 uint rcde; /* 0x246c4 - Receive Code Error Counter */
574 uint rcse; /* 0x246c8 - Receive Carrier Sense Error Counter */
575 uint rund; /* 0x246cc - Receive Undersize Packet Counter */
576 uint rovr; /* 0x246d0 - Receive Oversize Packet Counter */
577 uint rfrg; /* 0x246d4 - Receive Fragments Counter */
578 uint rjbr; /* 0x246d8 - Receive Jabber Counter */
579 uint rdrp; /* 0x246dc - Receive Drop Counter */
580 uint tbyt; /* 0x246e0 - Transmit Byte Counter Counter */
581 uint tpkt; /* 0x246e4 - Transmit Packet Counter */
582 uint tmca; /* 0x246e8 - Transmit Multicast Packet Counter */
583 uint tbca; /* 0x246ec - Transmit Broadcast Packet Counter */
584 uint txpf; /* 0x246f0 - Transmit Pause Control Frame Counter */
585 uint tdfr; /* 0x246f4 - Transmit Deferral Packet Counter */
586 uint tedf; /* 0x246f8 - Transmit Excessive Deferral Packet Counter */
587 uint tscl; /* 0x246fc - Transmit Single Collision Packet Counter */
588 uint tmcl; /* 0x24700 - Transmit Multiple Collision Packet Counter */
589 uint tlcl; /* 0x24704 - Transmit Late Collision Packet Counter */
590 uint txcl; /* 0x24708 - Transmit Excessive Collision Packet Counter */
591 uint tncl; /* 0x2470c - Transmit Total Collision Counter */
593 uint tdrp; /* 0x24714 - Transmit Drop Frame Counter */
594 uint tjbr; /* 0x24718 - Transmit Jabber Frame Counter */
595 uint tfcs; /* 0x2471c - Transmit FCS Error Counter */
596 uint txcf; /* 0x24720 - Transmit Control Frame Counter */
597 uint tovr; /* 0x24724 - Transmit Oversize Frame Counter */
598 uint tund; /* 0x24728 - Transmit Undersize Frame Counter */
599 uint tfrg; /* 0x2472c - Transmit Fragments Frame Counter */
600 uint car1; /* 0x24730 - Carry Register One */
601 uint car2; /* 0x24734 - Carry Register Two */
602 uint cam1; /* 0x24738 - Carry Mask Register One */
603 uint cam2; /* 0x2473c - Carry Mask Register Two */
604 uint rrej; /* 0x24740 - Receive filer rejected packet counter */
606 uint iaddr0; /* 0x24800 - Indivdual address register 0 */
607 uint iaddr1; /* 0x24804 - Indivdual address register 1 */
608 uint iaddr2; /* 0x24808 - Indivdual address register 2 */
609 uint iaddr3; /* 0x2480c - Indivdual address register 3 */
610 uint iaddr4; /* 0x24810 - Indivdual address register 4 */
611 uint iaddr5; /* 0x24814 - Indivdual address register 5 */
612 uint iaddr6; /* 0x24818 - Indivdual address register 6 */
613 uint iaddr7; /* 0x2481c - Indivdual address register 7 */
615 uint gaddr0; /* 0x24880 - Global address register 0 */
616 uint gaddr1; /* 0x24884 - Global address register 1 */
617 uint gaddr2; /* 0x24888 - Global address register 2 */
618 uint gaddr3; /* 0x2488c - Global address register 3 */
619 uint gaddr4; /* 0x24890 - Global address register 4 */
620 uint gaddr5; /* 0x24894 - Global address register 5 */
621 uint gaddr6; /* 0x24898 - Global address register 6 */
622 uint gaddr7; /* 0x2489c - Global address register 7 */
624 uint fifocfg; /* 0x24A00 - FIFO interface configuration register */
626 uint attr; /* 0x24BF8 - DMA Attribute register */
627 uint attreli; /* 0x24BFC - DMA Attribute extract length and index register */
631 /* PIC Registers(0x4_0000-0x6_1000) */
633 typedef struct ccsr_pic {
635 uint ipidr0; /* 0x40040 - Interprocessor Interrupt Dispatch Register 0 */
637 uint ipidr1; /* 0x40050 - Interprocessor Interrupt Dispatch Register 1 */
639 uint ipidr2; /* 0x40060 - Interprocessor Interrupt Dispatch Register 2 */
641 uint ipidr3; /* 0x40070 - Interprocessor Interrupt Dispatch Register 3 */
643 uint ctpr; /* 0x40080 - Current Task Priority Register */
645 uint whoami; /* 0x40090 - Who Am I Register */
647 uint iack; /* 0x400a0 - Interrupt Acknowledge Register */
649 uint eoi; /* 0x400b0 - End Of Interrupt Register */
651 uint frr; /* 0x41000 - Feature Reporting Register */
653 uint gcr; /* 0x41020 - Global Configuration Register */
654 #define MPC86xx_PICGCR_RST 0x80000000
655 #define MPC86xx_PICGCR_MODE 0x20000000
657 uint vir; /* 0x41080 - Vendor Identification Register */
659 uint pir; /* 0x41090 - Processor Initialization Register */
661 uint ipivpr0; /* 0x410a0 - IPI Vector/Priority Register 0 */
663 uint ipivpr1; /* 0x410b0 - IPI Vector/Priority Register 1 */
665 uint ipivpr2; /* 0x410c0 - IPI Vector/Priority Register 2 */
667 uint ipivpr3; /* 0x410d0 - IPI Vector/Priority Register 3 */
669 uint svr; /* 0x410e0 - Spurious Vector Register */
671 uint tfrr; /* 0x410f0 - Timer Frequency Reporting Register */
673 uint gtccr0; /* 0x41100 - Global Timer Current Count Register 0 */
675 uint gtbcr0; /* 0x41110 - Global Timer Base Count Register 0 */
677 uint gtvpr0; /* 0x41120 - Global Timer Vector/Priority Register 0 */
679 uint gtdr0; /* 0x41130 - Global Timer Destination Register 0 */
681 uint gtccr1; /* 0x41140 - Global Timer Current Count Register 1 */
683 uint gtbcr1; /* 0x41150 - Global Timer Base Count Register 1 */
685 uint gtvpr1; /* 0x41160 - Global Timer Vector/Priority Register 1 */
687 uint gtdr1; /* 0x41170 - Global Timer Destination Register 1 */
689 uint gtccr2; /* 0x41180 - Global Timer Current Count Register 2 */
691 uint gtbcr2; /* 0x41190 - Global Timer Base Count Register 2 */
693 uint gtvpr2; /* 0x411a0 - Global Timer Vector/Priority Register 2 */
695 uint gtdr2; /* 0x411b0 - Global Timer Destination Register 2 */
697 uint gtccr3; /* 0x411c0 - Global Timer Current Count Register 3 */
699 uint gtbcr3; /* 0x411d0 - Global Timer Base Count Register 3 */
701 uint gtvpr3; /* 0x411e0 - Global Timer Vector/Priority Register 3 */
703 uint gtdr3; /* 0x411f0 - Global Timer Destination Register 3 */
705 uint tcr; /* 0x41300 - Timer Control Register */
707 uint irqsr0; /* 0x41310 - IRQ_OUT Summary Register 0 */
709 uint irqsr1; /* 0x41320 - IRQ_OUT Summary Register 1 */
711 uint cisr0; /* 0x41330 - Critical Interrupt Summary Register 0 */
713 uint cisr1; /* 0x41340 - Critical Interrupt Summary Register 1 */
715 uint pm0mr0; /* 0x41350 - Performance monitor 0 mask register 0 */
717 uint pm0mr1; /* 0x41360 - Performance monitor 0 mask register 1 */
719 uint pm1mr0; /* 0x41370 - Performance monitor 1 mask register 0 */
721 uint pm1mr1; /* 0x41380 - Performance monitor 1 mask register 1 */
723 uint pm2mr0; /* 0x41390 - Performance monitor 2 mask register 0 */
725 uint pm2mr1; /* 0x413A0 - Performance monitor 2 mask register 1 */
727 uint pm3mr0; /* 0x413B0 - Performance monitor 3 mask register 0 */
729 uint pm3mr1; /* 0x413C0 - Performance monitor 3 mask register 1 */
731 uint msgr0; /* 0x41400 - Message Register 0 */
733 uint msgr1; /* 0x41410 - Message Register 1 */
735 uint msgr2; /* 0x41420 - Message Register 2 */
737 uint msgr3; /* 0x41430 - Message Register 3 */
739 uint mer; /* 0x41500 - Message Enable Register */
741 uint msr; /* 0x41510 - Message Status Register */
743 uint eivpr0; /* 0x50000 - External Interrupt Vector/Priority Register 0 */
745 uint eidr0; /* 0x50010 - External Interrupt Destination Register 0 */
747 uint eivpr1; /* 0x50020 - External Interrupt Vector/Priority Register 1 */
749 uint eidr1; /* 0x50030 - External Interrupt Destination Register 1 */
751 uint eivpr2; /* 0x50040 - External Interrupt Vector/Priority Register 2 */
753 uint eidr2; /* 0x50050 - External Interrupt Destination Register 2 */
755 uint eivpr3; /* 0x50060 - External Interrupt Vector/Priority Register 3 */
757 uint eidr3; /* 0x50070 - External Interrupt Destination Register 3 */
759 uint eivpr4; /* 0x50080 - External Interrupt Vector/Priority Register 4 */
761 uint eidr4; /* 0x50090 - External Interrupt Destination Register 4 */
763 uint eivpr5; /* 0x500a0 - External Interrupt Vector/Priority Register 5 */
765 uint eidr5; /* 0x500b0 - External Interrupt Destination Register 5 */
767 uint eivpr6; /* 0x500c0 - External Interrupt Vector/Priority Register 6 */
769 uint eidr6; /* 0x500d0 - External Interrupt Destination Register 6 */
771 uint eivpr7; /* 0x500e0 - External Interrupt Vector/Priority Register 7 */
773 uint eidr7; /* 0x500f0 - External Interrupt Destination Register 7 */
775 uint eivpr8; /* 0x50100 - External Interrupt Vector/Priority Register 8 */
777 uint eidr8; /* 0x50110 - External Interrupt Destination Register 8 */
779 uint eivpr9; /* 0x50120 - External Interrupt Vector/Priority Register 9 */
781 uint eidr9; /* 0x50130 - External Interrupt Destination Register 9 */
783 uint eivpr10; /* 0x50140 - External Interrupt Vector/Priority Register 10 */
785 uint eidr10; /* 0x50150 - External Interrupt Destination Register 10 */
787 uint eivpr11; /* 0x50160 - External Interrupt Vector/Priority Register 11 */
789 uint eidr11; /* 0x50170 - External Interrupt Destination Register 11 */
791 uint iivpr0; /* 0x50200 - Internal Interrupt Vector/Priority Register 0 */
793 uint iidr0; /* 0x50210 - Internal Interrupt Destination Register 0 */
795 uint iivpr1; /* 0x50220 - Internal Interrupt Vector/Priority Register 1 */
797 uint iidr1; /* 0x50230 - Internal Interrupt Destination Register 1 */
799 uint iivpr2; /* 0x50240 - Internal Interrupt Vector/Priority Register 2 */
801 uint iidr2; /* 0x50250 - Internal Interrupt Destination Register 2 */
803 uint iivpr3; /* 0x50260 - Internal Interrupt Vector/Priority Register 3 */
805 uint iidr3; /* 0x50270 - Internal Interrupt Destination Register 3 */
807 uint iivpr4; /* 0x50280 - Internal Interrupt Vector/Priority Register 4 */
809 uint iidr4; /* 0x50290 - Internal Interrupt Destination Register 4 */
811 uint iivpr5; /* 0x502a0 - Internal Interrupt Vector/Priority Register 5 */
813 uint iidr5; /* 0x502b0 - Internal Interrupt Destination Register 5 */
815 uint iivpr6; /* 0x502c0 - Internal Interrupt Vector/Priority Register 6 */
817 uint iidr6; /* 0x502d0 - Internal Interrupt Destination Register 6 */
819 uint iivpr7; /* 0x502e0 - Internal Interrupt Vector/Priority Register 7 */
821 uint iidr7; /* 0x502f0 - Internal Interrupt Destination Register 7 */
823 uint iivpr8; /* 0x50300 - Internal Interrupt Vector/Priority Register 8 */
825 uint iidr8; /* 0x50310 - Internal Interrupt Destination Register 8 */
827 uint iivpr9; /* 0x50320 - Internal Interrupt Vector/Priority Register 9 */
829 uint iidr9; /* 0x50330 - Internal Interrupt Destination Register 9 */
831 uint iivpr10; /* 0x50340 - Internal Interrupt Vector/Priority Register 10 */
833 uint iidr10; /* 0x50350 - Internal Interrupt Destination Register 10 */
835 uint iivpr11; /* 0x50360 - Internal Interrupt Vector/Priority Register 11 */
837 uint iidr11; /* 0x50370 - Internal Interrupt Destination Register 11 */
839 uint iivpr12; /* 0x50380 - Internal Interrupt Vector/Priority Register 12 */
841 uint iidr12; /* 0x50390 - Internal Interrupt Destination Register 12 */
843 uint iivpr13; /* 0x503a0 - Internal Interrupt Vector/Priority Register 13 */
845 uint iidr13; /* 0x503b0 - Internal Interrupt Destination Register 13 */
847 uint iivpr14; /* 0x503c0 - Internal Interrupt Vector/Priority Register 14 */
849 uint iidr14; /* 0x503d0 - Internal Interrupt Destination Register 14 */
851 uint iivpr15; /* 0x503e0 - Internal Interrupt Vector/Priority Register 15 */
853 uint iidr15; /* 0x503f0 - Internal Interrupt Destination Register 15 */
855 uint iivpr16; /* 0x50400 - Internal Interrupt Vector/Priority Register 16 */
857 uint iidr16; /* 0x50410 - Internal Interrupt Destination Register 16 */
859 uint iivpr17; /* 0x50420 - Internal Interrupt Vector/Priority Register 17 */
861 uint iidr17; /* 0x50430 - Internal Interrupt Destination Register 17 */
863 uint iivpr18; /* 0x50440 - Internal Interrupt Vector/Priority Register 18 */
865 uint iidr18; /* 0x50450 - Internal Interrupt Destination Register 18 */
867 uint iivpr19; /* 0x50460 - Internal Interrupt Vector/Priority Register 19 */
869 uint iidr19; /* 0x50470 - Internal Interrupt Destination Register 19 */
871 uint iivpr20; /* 0x50480 - Internal Interrupt Vector/Priority Register 20 */
873 uint iidr20; /* 0x50490 - Internal Interrupt Destination Register 20 */
875 uint iivpr21; /* 0x504a0 - Internal Interrupt Vector/Priority Register 21 */
877 uint iidr21; /* 0x504b0 - Internal Interrupt Destination Register 21 */
879 uint iivpr22; /* 0x504c0 - Internal Interrupt Vector/Priority Register 22 */
881 uint iidr22; /* 0x504d0 - Internal Interrupt Destination Register 22 */
883 uint iivpr23; /* 0x504e0 - Internal Interrupt Vector/Priority Register 23 */
885 uint iidr23; /* 0x504f0 - Internal Interrupt Destination Register 23 */
887 uint iivpr24; /* 0x50500 - Internal Interrupt Vector/Priority Register 24 */
889 uint iidr24; /* 0x50510 - Internal Interrupt Destination Register 24 */
891 uint iivpr25; /* 0x50520 - Internal Interrupt Vector/Priority Register 25 */
893 uint iidr25; /* 0x50530 - Internal Interrupt Destination Register 25 */
895 uint iivpr26; /* 0x50540 - Internal Interrupt Vector/Priority Register 26 */
897 uint iidr26; /* 0x50550 - Internal Interrupt Destination Register 26 */
899 uint iivpr27; /* 0x50560 - Internal Interrupt Vector/Priority Register 27 */
901 uint iidr27; /* 0x50570 - Internal Interrupt Destination Register 27 */
903 uint iivpr28; /* 0x50580 - Internal Interrupt Vector/Priority Register 28 */
905 uint iidr28; /* 0x50590 - Internal Interrupt Destination Register 28 */
907 uint iivpr29; /* 0x505a0 - Internal Interrupt Vector/Priority Register 29 */
909 uint iidr29; /* 0x505b0 - Internal Interrupt Destination Register 29 */
911 uint iivpr30; /* 0x505c0 - Internal Interrupt Vector/Priority Register 30 */
913 uint iidr30; /* 0x505d0 - Internal Interrupt Destination Register 30 */
915 uint iivpr31; /* 0x505e0 - Internal Interrupt Vector/Priority Register 31 */
917 uint iidr31; /* 0x505f0 - Internal Interrupt Destination Register 31 */
919 uint mivpr0; /* 0x51600 - Messaging Interrupt Vector/Priority Register 0 */
921 uint midr0; /* 0x51610 - Messaging Interrupt Destination Register 0 */
923 uint mivpr1; /* 0x51620 - Messaging Interrupt Vector/Priority Register 1 */
925 uint midr1; /* 0x51630 - Messaging Interrupt Destination Register 1 */
927 uint mivpr2; /* 0x51640 - Messaging Interrupt Vector/Priority Register 2 */
929 uint midr2; /* 0x51650 - Messaging Interrupt Destination Register 2 */
931 uint mivpr3; /* 0x51660 - Messaging Interrupt Vector/Priority Register 3 */
933 uint midr3; /* 0x51670 - Messaging Interrupt Destination Register 3 */
935 uint ipi0dr0; /* 0x60040 - Processor 0 Interprocessor Interrupt Dispatch Register 0 */
937 uint ipi0dr1; /* 0x60050 - Processor 0 Interprocessor Interrupt Dispatch Register 1 */
939 uint ipi0dr2; /* 0x60060 - Processor 0 Interprocessor Interrupt Dispatch Register 2 */
941 uint ipi0dr3; /* 0x60070 - Processor 0 Interprocessor Interrupt Dispatch Register 3 */
943 uint ctpr0; /* 0x60080 - Current Task Priority Register for Processor 0 */
945 uint whoami0; /* 0x60090 - Who Am I Register for Processor 0 */
947 uint iack0; /* 0x600a0 - Interrupt Acknowledge Register for Processor 0 */
949 uint eoi0; /* 0x600b0 - End Of Interrupt Register for Processor 0 */
953 /* RapidIO Registers(0xc_0000-0xe_0000) */
955 typedef struct ccsr_rio {
956 uint didcar; /* 0xc0000 - Device Identity Capability Register */
957 uint dicar; /* 0xc0004 - Device Information Capability Register */
958 uint aidcar; /* 0xc0008 - Assembly Identity Capability Register */
959 uint aicar; /* 0xc000c - Assembly Information Capability Register */
960 uint pefcar; /* 0xc0010 - Processing Element Features Capability Register */
961 uint spicar; /* 0xc0014 - Switch Port Information Capability Register */
962 uint socar; /* 0xc0018 - Source Operations Capability Register */
963 uint docar; /* 0xc001c - Destination Operations Capability Register */
965 uint msr; /* 0xc0040 - Mailbox Command And Status Register */
966 uint pwdcsr; /* 0xc0044 - Port-Write and Doorbell Command And Status Register */
968 uint pellccsr; /* 0xc004c - Processing Element Logic Layer Control Command and Status Register */
970 uint lcsbacsr; /* 0xc005c - Local Configuration Space Base Address Command and Status Register */
971 uint bdidcsr; /* 0xc0060 - Base Device ID Command and Status Register */
973 uint hbdidlcsr; /* 0xc0068 - Host Base Device ID Lock Command and Status Register */
974 uint ctcsr; /* 0xc006c - Component Tag Command and Status Register */
976 uint pmbh0csr; /* 0xc0100 - 8/16 LP-LVDS Port Maintenance Block Header 0 Command and Status Register */
978 uint pltoccsr; /* 0xc0120 - Port Link Time-out Control Command and Status Register */
979 uint prtoccsr; /* 0xc0124 - Port Response Time-out Control Command and Status Register */
981 uint pgccsr; /* 0xc013c - Port General Command and Status Register */
982 uint plmreqcsr; /* 0xc0140 - Port Link Maintenance Request Command and Status Register */
983 uint plmrespcsr; /* 0xc0144 - Port Link Maintenance Response Command and Status Register */
984 uint plascsr; /* 0xc0148 - Port Local Ackid Status Command and Status Register */
986 uint pescsr; /* 0xc0158 - Port Error and Status Command and Status Register */
987 uint pccsr; /* 0xc015c - Port Control Command and Status Register */
989 uint erbh; /* 0xc0600 - Error Reporting Block Header Register */
991 uint ltledcsr; /* 0xc0608 - Logical/Transport layer error detect status register */
992 uint ltleecsr; /* 0xc060c - Logical/Transport layer error enable register */
994 uint ltlaccsr; /* 0xc0614 - Logical/Transport layer addresss capture register */
995 uint ltldidccsr; /* 0xc0618 - Logical/Transport layer device ID capture register */
996 uint ltlcccsr; /* 0xc061c - Logical/Transport layer control capture register */
998 uint edcsr; /* 0xc0640 - Port 0 error detect status register */
999 uint erecsr; /* 0xc0644 - Port 0 error rate enable status register */
1000 uint ecacsr; /* 0xc0648 - Port 0 error capture attributes register */
1001 uint pcseccsr0; /* 0xc064c - Port 0 packet/control symbol error capture register 0 */
1002 uint peccsr1; /* 0xc0650 - Port 0 error capture command and status register 1 */
1003 uint peccsr2; /* 0xc0654 - Port 0 error capture command and status register 2 */
1004 uint peccsr3; /* 0xc0658 - Port 0 error capture command and status register 3 */
1006 uint ercsr; /* 0xc0668 - Port 0 error rate command and status register */
1007 uint ertcsr; /* 0xc066C - Port 0 error rate threshold status register*/
1009 uint llcr; /* 0xd0004 - Logical Layer Configuration Register */
1011 uint epwisr; /* 0xd0010 - Error / Port-Write Interrupt Status Register */
1013 uint lretcr; /* 0xd0020 - Logical Retry Error Threshold Configuration Register */
1015 uint pretcr; /* 0xd0080 - Physical Retry Erorr Threshold Configuration Register */
1017 uint adidcsr; /* 0xd0100 - Port 0 Alt. Device ID Command and Status Register */
1019 uint ptaacr; /* 0xd0120 - Port 0 Pass-Through/Accept-All Configuration Register */
1021 uint iecsr; /* 0xd0130 - Port 0 Implementation Error Status Register */
1023 uint pcr; /* 0xd0140 - Port 0 Phsyical Configuration RegisterRegister */
1025 uint slcsr; /* 0xd0158 - Port 0 Serial Link Command and Status Register */
1027 uint sleir; /* 0xd0160 - Port 0 Serial Link Error Injection Register */
1029 uint rowtar0; /* 0xd0c00 - RapidIO Outbound Window Translation Address Register 0 */
1030 uint rowtear0; /* 0xd0c04 - RapidIO Outbound Window Translation Ext. Address Register 0 */
1032 uint rowar0; /* 0xd0c10 - RapidIO Outbound Attributes Register 0 */
1034 uint rowtar1; /* 0xd0c20 - RapidIO Outbound Window Translation Address Register 1 */
1035 uint rowtear1; /* 0xd0c24 - RapidIO Outbound Window Translation Ext. Address Register 1 */
1036 uint rowbar1; /* 0xd0c28 - RapidIO Outbound Window Base Address Register 1 */
1038 uint rowar1; /* 0xd0c30 - RapidIO Outbound Attributes Register 1 */
1039 uint rows1r1; /* 0xd0c34 - RapidIO Outbound Window Segment 1 Register 1 */
1040 uint rows2r1; /* 0xd0c38 - RapidIO Outbound Window Segment 2 Register 1 */
1041 uint rows3r1; /* 0xd0c3c - RapidIO Outbound Window Segment 3 Register 1 */
1042 uint rowtar2; /* 0xd0c40 - RapidIO Outbound Window Translation Address Register 2 */
1043 uint rowtear2; /* 0xd0c44 - RapidIO Outbound Window Translation Ext. Address Register 2 */
1044 uint rowbar2; /* 0xd0c48 - RapidIO Outbound Window Base Address Register 2 */
1046 uint rowar2; /* 0xd0c50 - RapidIO Outbound Attributes Register 2 */
1047 uint rows1r2; /* 0xd0c54 - RapidIO Outbound Window Segment 1 Register 2 */
1048 uint rows2r2; /* 0xd0c58 - RapidIO Outbound Window Segment 2 Register 2 */
1049 uint rows3r2; /* 0xd0c5c - RapidIO Outbound Window Segment 3 Register 2 */
1050 uint rowtar3; /* 0xd0c60 - RapidIO Outbound Window Translation Address Register 3 */
1051 uint rowtear3; /* 0xd0c64 - RapidIO Outbound Window Translation Ext. Address Register 3 */
1052 uint rowbar3; /* 0xd0c68 - RapidIO Outbound Window Base Address Register 3 */
1054 uint rowar3; /* 0xd0c70 - RapidIO Outbound Attributes Register 3 */
1055 uint rows1r3; /* 0xd0c74 - RapidIO Outbound Window Segment 1 Register 3 */
1056 uint rows2r3; /* 0xd0c78 - RapidIO Outbound Window Segment 2 Register 3 */
1057 uint rows3r3; /* 0xd0c7c - RapidIO Outbound Window Segment 3 Register 3 */
1058 uint rowtar4; /* 0xd0c80 - RapidIO Outbound Window Translation Address Register 4 */
1059 uint rowtear4; /* 0xd0c84 - RapidIO Outbound Window Translation Ext. Address Register 4 */
1060 uint rowbar4; /* 0xd0c88 - RapidIO Outbound Window Base Address Register 4 */
1062 uint rowar4; /* 0xd0c90 - RapidIO Outbound Attributes Register 4 */
1063 uint rows1r4; /* 0xd0c94 - RapidIO Outbound Window Segment 1 Register 4 */
1064 uint rows2r4; /* 0xd0c98 - RapidIO Outbound Window Segment 2 Register 4 */
1065 uint rows3r4; /* 0xd0c9c - RapidIO Outbound Window Segment 3 Register 4 */
1066 uint rowtar5; /* 0xd0ca0 - RapidIO Outbound Window Translation Address Register 5 */
1067 uint rowtear5; /* 0xd0ca4 - RapidIO Outbound Window Translation Ext. Address Register 5 */
1068 uint rowbar5; /* 0xd0ca8 - RapidIO Outbound Window Base Address Register 5 */
1070 uint rowar5; /* 0xd0cb0 - RapidIO Outbound Attributes Register 5 */
1071 uint rows1r5; /* 0xd0cb4 - RapidIO Outbound Window Segment 1 Register 5 */
1072 uint rows2r5; /* 0xd0cb8 - RapidIO Outbound Window Segment 2 Register 5 */
1073 uint rows3r5; /* 0xd0cbc - RapidIO Outbound Window Segment 3 Register 5 */
1074 uint rowtar6; /* 0xd0cc0 - RapidIO Outbound Window Translation Address Register 6 */
1075 uint rowtear6; /* 0xd0cc4 - RapidIO Outbound Window Translation Ext. Address Register 6 */
1076 uint rowbar6; /* 0xd0cc8 - RapidIO Outbound Window Base Address Register 6 */
1078 uint rowar6; /* 0xd0cd0 - RapidIO Outbound Attributes Register 6 */
1079 uint rows1r6; /* 0xd0cd4 - RapidIO Outbound Window Segment 1 Register 6 */
1080 uint rows2r6; /* 0xd0cd8 - RapidIO Outbound Window Segment 2 Register 6 */
1081 uint rows3r6; /* 0xd0cdc - RapidIO Outbound Window Segment 3 Register 6 */
1082 uint rowtar7; /* 0xd0ce0 - RapidIO Outbound Window Translation Address Register 7 */
1083 uint rowtear7; /* 0xd0ce4 - RapidIO Outbound Window Translation Ext. Address Register 7 */
1084 uint rowbar7; /* 0xd0ce8 - RapidIO Outbound Window Base Address Register 7 */
1086 uint rowar7; /* 0xd0cf0 - RapidIO Outbound Attributes Register 7 */
1087 uint rows1r7; /* 0xd0cf4 - RapidIO Outbound Window Segment 1 Register 7 */
1088 uint rows2r7; /* 0xd0cf8 - RapidIO Outbound Window Segment 2 Register 7 */
1089 uint rows3r7; /* 0xd0cfc - RapidIO Outbound Window Segment 3 Register 7 */
1090 uint rowtar8; /* 0xd0d00 - RapidIO Outbound Window Translation Address Register 8 */
1091 uint rowtear8; /* 0xd0d04 - RapidIO Outbound Window Translation Ext. Address Register 8 */
1092 uint rowbar8; /* 0xd0d08 - RapidIO Outbound Window Base Address Register 8 */
1094 uint rowar8; /* 0xd0d10 - RapidIO Outbound Attributes Register 8 */
1095 uint rows1r8; /* 0xd0d14 - RapidIO Outbound Window Segment 1 Register 8 */
1096 uint rows2r8; /* 0xd0d18 - RapidIO Outbound Window Segment 2 Register 8 */
1097 uint rows3r8; /* 0xd0d1c - RapidIO Outbound Window Segment 3 Register 8 */
1099 uint riwtar4; /* 0xd0d60 - RapidIO Inbound Window Translation Address Register 4 */
1100 uint riwbar4; /* 0xd0d68 - RapidIO Inbound Window Base Address Register 4 */
1102 uint riwar4; /* 0xd0d70 - RapidIO Inbound Attributes Register 4 */
1104 uint riwtar3; /* 0xd0d80 - RapidIO Inbound Window Translation Address Register 3 */
1106 uint riwbar3; /* 0xd0d88 - RapidIO Inbound Window Base Address Register 3 */
1108 uint riwar3; /* 0xd0d90 - RapidIO Inbound Attributes Register 3 */
1110 uint riwtar2; /* 0xd0da0 - RapidIO Inbound Window Translation Address Register 2 */
1112 uint riwbar2; /* 0xd0da8 - RapidIO Inbound Window Base Address Register 2 */
1114 uint riwar2; /* 0xd0db0 - RapidIO Inbound Attributes Register 2 */
1116 uint riwtar1; /* 0xd0dc0 - RapidIO Inbound Window Translation Address Register 1 */
1118 uint riwbar1; /* 0xd0dc8 - RapidIO Inbound Window Base Address Register 1 */
1120 uint riwar1; /* 0xd0dd0 - RapidIO Inbound Attributes Register 1 */
1122 uint riwtar0; /* 0xd0de0 - RapidIO Inbound Window Translation Address Register 0 */
1124 uint riwar0; /* 0xd0df0 - RapidIO Inbound Attributes Register 0 */
1126 uint pnfedr; /* 0xd0e00 - Port Notification/Fatal Error Detect Register */
1127 uint pnfedir; /* 0xd0e04 - Port Notification/Fatal Error Detect Register */
1128 uint pnfeier; /* 0xd0e08 - Port Notification/Fatal Error Interrupt Enable Register */
1129 uint pecr; /* 0xd0e0c - Port Error Control Register */
1130 uint pepcsr0; /* 0xd0e10 - Port Error Packet/Control Symbol Register 0 */
1131 uint pepr1; /* 0xd0e14 - Port Error Packet Register 1 */
1132 uint pepr2; /* 0xd0e18 - Port Error Packet Register 2 */
1134 uint predr; /* 0xd0e20 - Port Recoverable Error Detect Register */
1136 uint pertr; /* 0xd0e28 - Port Error Recovery Threshold Register */
1137 uint prtr; /* 0xd0e2c - Port Retry Threshold Register */
1139 uint omr; /* 0xd3000 - Outbound Mode Register */
1140 uint osr; /* 0xd3004 - Outbound Status Register */
1141 uint eodqtpar; /* 0xd3008 - Extended Outbound Descriptor Queue Tail Pointer Address Register */
1142 uint odqtpar; /* 0xd300c - Outbound Descriptor Queue Tail Pointer Address Register */
1143 uint eosar; /* 0xd3010 - Extended Outbound Unit Source Address Register */
1144 uint osar; /* 0xd3014 - Outbound Unit Source Address Register */
1145 uint odpr; /* 0xd3018 - Outbound Destination Port Register */
1146 uint odatr; /* 0xd301c - Outbound Destination Attributes Register */
1147 uint odcr; /* 0xd3020 - Outbound Doubleword Count Register */
1148 uint eodqhpar; /* 0xd3024 - Extended Outbound Descriptor Queue Head Pointer Address Register */
1149 uint odqhpar; /* 0xd3028 - Outbound Descriptor Queue Head Pointer Address Register */
1150 uint oretr; /* 0xd302C - Outbound Retry Error Threshold Register */
1151 uint omgr; /* 0xd3030 - Outbound Multicast Group Register */
1152 uint omlr; /* 0xd3034 - Outbound Multicast List Register */
1154 uint imr; /* 0xd3060 - Outbound Mode Register */
1155 uint isr; /* 0xd3064 - Inbound Status Register */
1156 uint eidqtpar; /* 0xd3068 - Extended Inbound Descriptor Queue Tail Pointer Address Register */
1157 uint idqtpar; /* 0xd306c - Inbound Descriptor Queue Tail Pointer Address Register */
1158 uint eifqhpar; /* 0xd3070 - Extended Inbound Frame Queue Head Pointer Address Register */
1159 uint ifqhpar; /* 0xd3074 - Inbound Frame Queue Head Pointer Address Register */
1160 uint imirir; /* 0xd3078 - Inbound Maximum Interrutp Report Interval Register */
1162 uint oddmr; /* 0xd3400 - Outbound Doorbell Mode Register */
1163 uint oddsr; /* 0xd3404 - Outbound Doorbell Status Register */
1165 uint oddpr; /* 0xd3418 - Outbound Doorbell Destination Port Register */
1166 uint oddatr; /* 0xd341C - Outbound Doorbell Destination Attributes Register */
1168 uint oddretr; /* 0xd342C - Outbound Doorbell Retry Threshold Configuration Register */
1170 uint idmr; /* 0xd3460 - Inbound Doorbell Mode Register */
1171 uint idsr; /* 0xd3464 - Inbound Doorbell Status Register */
1172 uint iedqtpar; /* 0xd3468 - Extended Inbound Doorbell Queue Tail Pointer Address Register */
1173 uint iqtpar; /* 0xd346c - Inbound Doorbell Queue Tail Pointer Address Register */
1174 uint iedqhpar; /* 0xd3470 - Extended Inbound Doorbell Queue Head Pointer Address Register */
1175 uint idqhpar; /* 0xd3474 - Inbound Doorbell Queue Head Pointer Address Register */
1176 uint idmirir; /* 0xd3478 - Inbound Doorbell Max Interrupt Report Interval Register */
1178 uint pwmr; /* 0xd34e0 - Port-Write Mode Register */
1179 uint pwsr; /* 0xd34e4 - Port-Write Status Register */
1180 uint epwqbar; /* 0xd34e8 - Extended Port-Write Queue Base Address Register */
1181 uint pwqbar; /* 0xd34ec - Port-Write Queue Base Address Register */
1185 /* Global Utilities Register Block(0xe_0000-0xf_ffff) */
1186 typedef struct ccsr_gur {
1187 uint porpllsr; /* 0xe0000 - POR PLL ratio status register */
1188 uint porbmsr; /* 0xe0004 - POR boot mode status register */
1189 #define MPC8610_PORBMSR_HA 0x00070000
1190 #define MPC8610_PORBMSR_HA_SHIFT 16
1191 #define MPC8641_PORBMSR_HA 0x00060000
1192 #define MPC8641_PORBMSR_HA_SHIFT 17
1193 uint porimpscr; /* 0xe0008 - POR I/O impedance status and control register */
1194 uint pordevsr; /* 0xe000c - POR I/O device status regsiter */
1195 #define MPC8610_PORDEVSR_IO_SEL 0x00380000
1196 #define MPC8610_PORDEVSR_IO_SEL_SHIFT 19
1197 #define MPC8641_PORDEVSR_IO_SEL 0x000F0000
1198 #define MPC8641_PORDEVSR_IO_SEL_SHIFT 16
1199 #define MPC86xx_PORDEVSR_CORE1TE 0x00000080 /* ASMP (Core1 addr trans) */
1200 uint pordbgmsr; /* 0xe0010 - POR debug mode status register */
1202 uint gpporcr; /* 0xe0020 - General-purpose POR configuration register */
1204 uint gpiocr; /* 0xe0030 - GPIO control register */
1206 uint gpoutdr; /* 0xe0040 - General-purpose output data register */
1208 uint gpindr; /* 0xe0050 - General-purpose input data register */
1210 uint pmuxcr; /* 0xe0060 - Alternate function signal multiplex control */
1212 uint devdisr; /* 0xe0070 - Device disable control */
1213 #define MPC86xx_DEVDISR_PCIEX1 0x80000000
1214 #define MPC86xx_DEVDISR_PCIEX2 0x40000000
1215 #define MPC86xx_DEVDISR_PCI1 0x80000000
1216 #define MPC86xx_DEVDISR_PCIE1 0x40000000
1217 #define MPC86xx_DEVDISR_PCIE2 0x20000000
1219 uint powmgtcsr; /* 0xe0080 - Power management status and control register */
1221 uint mcpsumr; /* 0xe0090 - Machine check summary register */
1222 uint rstrscr; /* 0xe0094 - Reset request status and control register */
1224 uint pvr; /* 0xe00a0 - Processor version register */
1225 uint svr; /* 0xe00a4 - System version register */
1227 uint rstcr; /* 0xe00b0 - Reset control register */
1228 #define MPC86xx_RSTCR_HRST_REQ 0x00000002
1230 uint clkdvdr; /* 0xe0800 - Clock Divide register */
1232 uint ddr1clkdr; /* 0xe0b20 - DDRC1 Clock Disable register */
1234 uint ddr2clkdr; /* 0xe0b28 - DDRC2 Clock Disable register */
1236 uint clkocr; /* 0xe0e00 - Clock out select register */
1238 uint ddrdllcr; /* 0xe0e10 - DDR DLL control register */
1240 uint lbcdllcr; /* 0xe0e20 - LBC DLL control register */
1242 uint srds1cr0; /* 0xe0f04 - SerDes1 control register 0 */
1244 uint srds1cr1; /* 0xe0f08 - SerDes1 control register 1 */
1246 uint ddrioovcr; /* 0xe0f24 - DDR IO Overdrive Control register */
1248 uint srds2cr0; /* 0xe0f40 - SerDes2 control register 0 */
1249 uint srds2cr1; /* 0xe0f44 - SerDes2 control register 1 */
1254 * Watchdog register block(0xe_4000-0xe_4fff)
1256 typedef struct ccsr_wdt {
1258 uint swcrr; /* System watchdog control register */
1259 uint swcnr; /* System watchdog count register */
1261 ushort swsrr; /* System watchdog service register */
1265 typedef struct immap {
1266 ccsr_local_mcm_t im_local_mcm;
1269 ccsr_duart_t im_duart;
1279 ccsr_tsec_t im_tsec1;
1280 ccsr_tsec_t im_tsec2;
1281 ccsr_tsec_t im_tsec3;
1282 ccsr_tsec_t im_tsec4;
1292 extern immap_t *immr;
1294 #define CONFIG_SYS_MPC86xx_DDR_OFFSET (0x2000)
1295 #define CONFIG_SYS_MPC86xx_DDR_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC86xx_DDR_OFFSET)
1296 #define CONFIG_SYS_MPC86xx_DDR2_OFFSET (0x6000)
1297 #define CONFIG_SYS_MPC86xx_DDR2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC86xx_DDR2_OFFSET)
1298 #define CONFIG_SYS_MPC86xx_DMA_OFFSET (0x21000)
1299 #define CONFIG_SYS_MPC86xx_DMA_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC86xx_DMA_OFFSET)
1301 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
1302 #define CONFIG_SYS_MDIO1_OFFSET 0x24520
1304 #define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
1305 #define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
1307 #endif /*__IMMAP_86xx__*/