video: mxsfb: enable setting VSYNC negative polarity
[oweals/u-boot.git] / drivers / video / mxsfb.c
1 // SPDX-License-Identifier: GPL-2.0+
2 /*
3  * Freescale i.MX23/i.MX28 LCDIF driver
4  *
5  * Copyright (C) 2011-2013 Marek Vasut <marex@denx.de>
6  */
7 #include <common.h>
8 #include <clk.h>
9 #include <dm.h>
10 #include <env.h>
11 #include <dm/device_compat.h>
12 #include <linux/errno.h>
13 #include <malloc.h>
14 #include <video.h>
15 #include <video_fb.h>
16
17 #include <asm/arch/clock.h>
18 #include <asm/arch/imx-regs.h>
19 #include <asm/arch/sys_proto.h>
20 #include <asm/mach-imx/dma.h>
21 #include <asm/io.h>
22
23 #include "videomodes.h"
24
25 #define PS2KHZ(ps)      (1000000000UL / (ps))
26 #define HZ2PS(hz)       (1000000000UL / ((hz) / 1000))
27
28 #define BITS_PP         18
29 #define BYTES_PP        4
30
31 struct mxs_dma_desc desc;
32
33 /**
34  * mxsfb_system_setup() - Fine-tune LCDIF configuration
35  *
36  * This function is used to adjust the LCDIF configuration. This is usually
37  * needed when driving the controller in System-Mode to operate an 8080 or
38  * 6800 connected SmartLCD.
39  */
40 __weak void mxsfb_system_setup(void)
41 {
42 }
43
44 /*
45  * ARIES M28EVK:
46  * setenv videomode
47  * video=ctfb:x:800,y:480,depth:18,mode:0,pclk:30066,
48  *       le:0,ri:256,up:0,lo:45,hs:1,vs:1,sync:100663296,vmode:0
49  *
50  * Freescale mx23evk/mx28evk with a Seiko 4.3'' WVGA panel:
51  * setenv videomode
52  * video=ctfb:x:800,y:480,depth:24,mode:0,pclk:29851,
53  *       le:89,ri:164,up:23,lo:10,hs:10,vs:10,sync:0,vmode:0
54  */
55
56 static void mxs_lcd_init(struct udevice *dev, u32 fb_addr,
57                          struct display_timing *timings, int bpp)
58 {
59         struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
60         const enum display_flags flags = timings->flags;
61         uint32_t word_len = 0, bus_width = 0;
62         uint8_t valid_data = 0;
63         uint32_t vdctrl0;
64
65 #if CONFIG_IS_ENABLED(CLK)
66         struct clk per_clk;
67         int ret;
68
69         ret = clk_get_by_name(dev, "per", &per_clk);
70         if (ret) {
71                 dev_err(dev, "Failed to get mxs clk: %d\n", ret);
72                 return;
73         }
74
75         ret = clk_set_rate(&per_clk, timings->pixelclock.typ);
76         if (ret < 0) {
77                 dev_err(dev, "Failed to set mxs clk: %d\n", ret);
78                 return;
79         }
80 #else
81         /* Kick in the LCDIF clock */
82         mxs_set_lcdclk(MXS_LCDIF_BASE, timings->pixelclock.typ / 1000);
83 #endif
84
85         /* Restart the LCDIF block */
86         mxs_reset_block(&regs->hw_lcdif_ctrl_reg);
87
88         switch (bpp) {
89         case 24:
90                 word_len = LCDIF_CTRL_WORD_LENGTH_24BIT;
91                 bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_24BIT;
92                 valid_data = 0x7;
93                 break;
94         case 18:
95                 word_len = LCDIF_CTRL_WORD_LENGTH_24BIT;
96                 bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_18BIT;
97                 valid_data = 0x7;
98                 break;
99         case 16:
100                 word_len = LCDIF_CTRL_WORD_LENGTH_16BIT;
101                 bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_16BIT;
102                 valid_data = 0xf;
103                 break;
104         case 8:
105                 word_len = LCDIF_CTRL_WORD_LENGTH_8BIT;
106                 bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_8BIT;
107                 valid_data = 0xf;
108                 break;
109         }
110
111         writel(bus_width | word_len | LCDIF_CTRL_DOTCLK_MODE |
112                 LCDIF_CTRL_BYPASS_COUNT | LCDIF_CTRL_LCDIF_MASTER,
113                 &regs->hw_lcdif_ctrl);
114
115         writel(valid_data << LCDIF_CTRL1_BYTE_PACKING_FORMAT_OFFSET,
116                 &regs->hw_lcdif_ctrl1);
117
118         mxsfb_system_setup();
119
120         writel((timings->vactive.typ << LCDIF_TRANSFER_COUNT_V_COUNT_OFFSET) |
121                 timings->hactive.typ, &regs->hw_lcdif_transfer_count);
122
123         vdctrl0 = LCDIF_VDCTRL0_ENABLE_PRESENT | LCDIF_VDCTRL0_ENABLE_POL |
124                   LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT |
125                   LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT |
126                   timings->vsync_len.typ;
127
128         if(flags & DISPLAY_FLAGS_HSYNC_HIGH)
129                 vdctrl0 |= LCDIF_VDCTRL0_HSYNC_POL;
130         if(flags & DISPLAY_FLAGS_VSYNC_HIGH)
131                 vdctrl0 |= LCDIF_VDCTRL0_VSYNC_POL;
132         writel(vdctrl0, &regs->hw_lcdif_vdctrl0);
133         writel(timings->vback_porch.typ + timings->vfront_porch.typ +
134                 timings->vsync_len.typ + timings->vactive.typ,
135                 &regs->hw_lcdif_vdctrl1);
136         writel((timings->hsync_len.typ << LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_OFFSET) |
137                 (timings->hback_porch.typ + timings->hfront_porch.typ +
138                 timings->hsync_len.typ + timings->hactive.typ),
139                 &regs->hw_lcdif_vdctrl2);
140         writel(((timings->hback_porch.typ + timings->hsync_len.typ) <<
141                 LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_OFFSET) |
142                 (timings->vback_porch.typ + timings->vsync_len.typ),
143                 &regs->hw_lcdif_vdctrl3);
144         writel((0 << LCDIF_VDCTRL4_DOTCLK_DLY_SEL_OFFSET) | timings->hactive.typ,
145                 &regs->hw_lcdif_vdctrl4);
146
147         writel(fb_addr, &regs->hw_lcdif_cur_buf);
148         writel(fb_addr, &regs->hw_lcdif_next_buf);
149
150         /* Flush FIFO first */
151         writel(LCDIF_CTRL1_FIFO_CLEAR, &regs->hw_lcdif_ctrl1_set);
152
153 #ifndef CONFIG_VIDEO_MXS_MODE_SYSTEM
154         /* Sync signals ON */
155         setbits_le32(&regs->hw_lcdif_vdctrl4, LCDIF_VDCTRL4_SYNC_SIGNALS_ON);
156 #endif
157
158         /* FIFO cleared */
159         writel(LCDIF_CTRL1_FIFO_CLEAR, &regs->hw_lcdif_ctrl1_clr);
160
161         /* RUN! */
162         writel(LCDIF_CTRL_RUN, &regs->hw_lcdif_ctrl_set);
163 }
164
165 static int mxs_probe_common(struct udevice *dev, struct display_timing *timings,
166                             int bpp, u32 fb)
167 {
168         /* Start framebuffer */
169         mxs_lcd_init(dev, fb, timings, bpp);
170
171 #ifdef CONFIG_VIDEO_MXS_MODE_SYSTEM
172         /*
173          * If the LCD runs in system mode, the LCD refresh has to be triggered
174          * manually by setting the RUN bit in HW_LCDIF_CTRL register. To avoid
175          * having to set this bit manually after every single change in the
176          * framebuffer memory, we set up specially crafted circular DMA, which
177          * sets the RUN bit, then waits until it gets cleared and repeats this
178          * infinitelly. This way, we get smooth continuous updates of the LCD.
179          */
180         struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
181
182         memset(&desc, 0, sizeof(struct mxs_dma_desc));
183         desc.address = (dma_addr_t)&desc;
184         desc.cmd.data = MXS_DMA_DESC_COMMAND_NO_DMAXFER | MXS_DMA_DESC_CHAIN |
185                         MXS_DMA_DESC_WAIT4END |
186                         (1 << MXS_DMA_DESC_PIO_WORDS_OFFSET);
187         desc.cmd.pio_words[0] = readl(&regs->hw_lcdif_ctrl) | LCDIF_CTRL_RUN;
188         desc.cmd.next = (uint32_t)&desc.cmd;
189
190         /* Execute the DMA chain. */
191         mxs_dma_circ_start(MXS_DMA_CHANNEL_AHB_APBH_LCDIF, &desc);
192 #endif
193
194         return 0;
195 }
196
197 static int mxs_remove_common(u32 fb)
198 {
199         struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
200         int timeout = 1000000;
201
202         if (!fb)
203                 return -EINVAL;
204
205         writel(fb, &regs->hw_lcdif_cur_buf_reg);
206         writel(fb, &regs->hw_lcdif_next_buf_reg);
207         writel(LCDIF_CTRL1_VSYNC_EDGE_IRQ, &regs->hw_lcdif_ctrl1_clr);
208         while (--timeout) {
209                 if (readl(&regs->hw_lcdif_ctrl1_reg) &
210                     LCDIF_CTRL1_VSYNC_EDGE_IRQ)
211                         break;
212                 udelay(1);
213         }
214         mxs_reset_block((struct mxs_register_32 *)&regs->hw_lcdif_ctrl_reg);
215
216         return 0;
217 }
218
219 #ifndef CONFIG_DM_VIDEO
220
221 static GraphicDevice panel;
222
223 void lcdif_power_down(void)
224 {
225         mxs_remove_common(panel.frameAdrs);
226 }
227
228 void *video_hw_init(void)
229 {
230         int bpp = -1;
231         int ret = 0;
232         char *penv;
233         void *fb = NULL;
234         struct ctfb_res_modes mode;
235         struct display_timing timings;
236
237         puts("Video: ");
238
239         /* Suck display configuration from "videomode" variable */
240         penv = env_get("videomode");
241         if (!penv) {
242                 puts("MXSFB: 'videomode' variable not set!\n");
243                 return NULL;
244         }
245
246         bpp = video_get_params(&mode, penv);
247
248         /* fill in Graphic device struct */
249         sprintf(panel.modeIdent, "%dx%dx%d", mode.xres, mode.yres, bpp);
250
251         panel.winSizeX = mode.xres;
252         panel.winSizeY = mode.yres;
253         panel.plnSizeX = mode.xres;
254         panel.plnSizeY = mode.yres;
255
256         switch (bpp) {
257         case 24:
258         case 18:
259                 panel.gdfBytesPP = 4;
260                 panel.gdfIndex = GDF_32BIT_X888RGB;
261                 break;
262         case 16:
263                 panel.gdfBytesPP = 2;
264                 panel.gdfIndex = GDF_16BIT_565RGB;
265                 break;
266         case 8:
267                 panel.gdfBytesPP = 1;
268                 panel.gdfIndex = GDF__8BIT_INDEX;
269                 break;
270         default:
271                 printf("MXSFB: Invalid BPP specified! (bpp = %i)\n", bpp);
272                 return NULL;
273         }
274
275         panel.memSize = mode.xres * mode.yres * panel.gdfBytesPP;
276
277         /* Allocate framebuffer */
278         fb = memalign(ARCH_DMA_MINALIGN,
279                       roundup(panel.memSize, ARCH_DMA_MINALIGN));
280         if (!fb) {
281                 printf("MXSFB: Error allocating framebuffer!\n");
282                 return NULL;
283         }
284
285         /* Wipe framebuffer */
286         memset(fb, 0, panel.memSize);
287
288         panel.frameAdrs = (u32)fb;
289
290         printf("%s\n", panel.modeIdent);
291
292         video_ctfb_mode_to_display_timing(&mode, &timings);
293
294         ret = mxs_probe_common(NULL, &timings, bpp, (u32)fb);
295         if (ret)
296                 goto dealloc_fb;
297
298         return (void *)&panel;
299
300 dealloc_fb:
301         free(fb);
302
303         return NULL;
304 }
305 #else /* ifndef CONFIG_DM_VIDEO */
306
307 static int mxs_of_get_timings(struct udevice *dev,
308                               struct display_timing *timings,
309                               u32 *bpp)
310 {
311         int ret = 0;
312         u32 display_phandle;
313         ofnode display_node;
314
315         ret = ofnode_read_u32(dev_ofnode(dev), "display", &display_phandle);
316         if (ret) {
317                 dev_err(dev, "required display property isn't provided\n");
318                 return -EINVAL;
319         }
320
321         display_node = ofnode_get_by_phandle(display_phandle);
322         if (!ofnode_valid(display_node)) {
323                 dev_err(dev, "failed to find display subnode\n");
324                 return -EINVAL;
325         }
326
327         ret = ofnode_read_u32(display_node, "bits-per-pixel", bpp);
328         if (ret) {
329                 dev_err(dev,
330                         "required bits-per-pixel property isn't provided\n");
331                 return -EINVAL;
332         }
333
334         ret = ofnode_decode_display_timing(display_node, 0, timings);
335         if (ret) {
336                 dev_err(dev, "failed to get any display timings\n");
337                 return -EINVAL;
338         }
339
340         return ret;
341 }
342
343 static int mxs_video_probe(struct udevice *dev)
344 {
345         struct video_uc_platdata *plat = dev_get_uclass_platdata(dev);
346         struct video_priv *uc_priv = dev_get_uclass_priv(dev);
347
348         struct display_timing timings;
349         u32 bpp = 0;
350         u32 fb_start, fb_end;
351         int ret;
352
353         debug("%s() plat: base 0x%lx, size 0x%x\n",
354                __func__, plat->base, plat->size);
355
356         ret = mxs_of_get_timings(dev, &timings, &bpp);
357         if (ret)
358                 return ret;
359
360         ret = mxs_probe_common(dev, &timings, bpp, plat->base);
361         if (ret)
362                 return ret;
363
364         switch (bpp) {
365         case 32:
366         case 24:
367         case 18:
368                 uc_priv->bpix = VIDEO_BPP32;
369                 break;
370         case 16:
371                 uc_priv->bpix = VIDEO_BPP16;
372                 break;
373         case 8:
374                 uc_priv->bpix = VIDEO_BPP8;
375                 break;
376         default:
377                 dev_err(dev, "invalid bpp specified (bpp = %i)\n", bpp);
378                 return -EINVAL;
379         }
380
381         uc_priv->xsize = timings.hactive.typ;
382         uc_priv->ysize = timings.vactive.typ;
383
384         /* Enable dcache for the frame buffer */
385         fb_start = plat->base & ~(MMU_SECTION_SIZE - 1);
386         fb_end = plat->base + plat->size;
387         fb_end = ALIGN(fb_end, 1 << MMU_SECTION_SHIFT);
388         mmu_set_region_dcache_behaviour(fb_start, fb_end - fb_start,
389                                         DCACHE_WRITEBACK);
390         video_set_flush_dcache(dev, true);
391         gd->fb_base = plat->base;
392
393         return ret;
394 }
395
396 static int mxs_video_bind(struct udevice *dev)
397 {
398         struct video_uc_platdata *plat = dev_get_uclass_platdata(dev);
399         struct display_timing timings;
400         u32 bpp = 0;
401         u32 bytes_pp = 0;
402         int ret;
403
404         ret = mxs_of_get_timings(dev, &timings, &bpp);
405         if (ret)
406                 return ret;
407
408         switch (bpp) {
409         case 32:
410         case 24:
411         case 18:
412                 bytes_pp = 4;
413                 break;
414         case 16:
415                 bytes_pp = 2;
416                 break;
417         case 8:
418                 bytes_pp = 1;
419                 break;
420         default:
421                 dev_err(dev, "invalid bpp specified (bpp = %i)\n", bpp);
422                 return -EINVAL;
423         }
424
425         plat->size = timings.hactive.typ * timings.vactive.typ * bytes_pp;
426
427         return 0;
428 }
429
430 static int mxs_video_remove(struct udevice *dev)
431 {
432         struct video_uc_platdata *plat = dev_get_uclass_platdata(dev);
433
434         mxs_remove_common(plat->base);
435
436         return 0;
437 }
438
439 static const struct udevice_id mxs_video_ids[] = {
440         { .compatible = "fsl,imx23-lcdif" },
441         { .compatible = "fsl,imx28-lcdif" },
442         { .compatible = "fsl,imx7ulp-lcdif" },
443         { .compatible = "fsl,imxrt-lcdif" },
444         { /* sentinel */ }
445 };
446
447 U_BOOT_DRIVER(mxs_video) = {
448         .name   = "mxs_video",
449         .id     = UCLASS_VIDEO,
450         .of_match = mxs_video_ids,
451         .bind   = mxs_video_bind,
452         .probe  = mxs_video_probe,
453         .remove = mxs_video_remove,
454         .flags  = DM_FLAG_PRE_RELOC | DM_FLAG_OS_PREPARE,
455 };
456 #endif /* ifndef CONFIG_DM_VIDEO */