1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright (c) 2017 Microchip Technology Inc. All rights reserved.
12 /* LAN75xx specific register/bit defines */
13 #define LAN75XX_HW_CFG_BIR BIT(7)
15 #define LAN75XX_BURST_CAP 0x034
17 #define LAN75XX_BULK_IN_DLY 0x03C
19 #define LAN75XX_RFE_CTL 0x060
21 #define LAN75XX_FCT_RX_CTL 0x090
23 #define LAN75XX_FCT_TX_CTL 0x094
25 #define LAN75XX_FCT_RX_FIFO_END 0x098
27 #define LAN75XX_FCT_TX_FIFO_END 0x09C
29 #define LAN75XX_FCT_FLOW 0x0A0
31 /* MAC ADDRESS PERFECT FILTER For LAN75xx */
32 #define LAN75XX_ADDR_FILTX 0x300
33 #define LAN75XX_ADDR_FILTX_FB_VALID BIT(31)
36 * Lan75xx infrastructure commands
38 static int lan75xx_phy_gig_workaround(struct usb_device *udev,
39 struct ueth_data *dev)
43 /* Only internal phy */
44 /* Set the phy in Gig loopback */
45 lan7x_mdio_write(udev, dev->phy_id, MII_BMCR,
46 (BMCR_LOOPBACK | BMCR_SPEED1000));
48 /* Wait for the link up */
49 ret = lan7x_mdio_wait_for_bit(udev, "BMSR_LSTATUS",
50 dev->phy_id, MII_BMSR, BMSR_LSTATUS,
51 true, PHY_CONNECT_TIMEOUT_MS, 1);
56 return lan7x_pmt_phy_reset(udev, dev);
59 static int lan75xx_update_flowcontrol(struct usb_device *udev,
60 struct ueth_data *dev)
62 uint32_t flow = 0, fct_flow = 0;
65 ret = lan7x_update_flowcontrol(udev, dev, &flow, &fct_flow);
69 ret = lan7x_write_reg(udev, LAN75XX_FCT_FLOW, fct_flow);
72 return lan7x_write_reg(udev, FLOW, flow);
75 static int lan75xx_set_receive_filter(struct usb_device *udev)
77 /* No multicast in u-boot */
78 return lan7x_write_reg(udev, LAN75XX_RFE_CTL,
79 RFE_CTL_BCAST_EN | RFE_CTL_DA_PERFECT);
82 /* starts the TX path */
83 static void lan75xx_start_tx_path(struct usb_device *udev)
85 /* Enable Tx at MAC */
86 lan7x_write_reg(udev, MAC_TX, MAC_TX_TXEN);
88 /* Enable Tx at SCSRs */
89 lan7x_write_reg(udev, LAN75XX_FCT_TX_CTL, FCT_TX_CTL_EN);
92 /* Starts the Receive path */
93 static void lan75xx_start_rx_path(struct usb_device *udev)
95 /* Enable Rx at MAC */
96 lan7x_write_reg(udev, MAC_RX,
97 LAN7X_MAC_RX_MAX_SIZE_DEFAULT |
98 MAC_RX_FCS_STRIP | MAC_RX_RXEN);
100 /* Enable Rx at SCSRs */
101 lan7x_write_reg(udev, LAN75XX_FCT_RX_CTL, FCT_RX_CTL_EN);
104 static int lan75xx_basic_reset(struct usb_device *udev,
105 struct ueth_data *dev,
106 struct lan7x_private *priv)
111 ret = lan7x_basic_reset(udev, dev);
115 /* Keep the chip ID */
116 ret = lan7x_read_reg(udev, ID_REV, &val);
119 debug("LAN75xx ID_REV = 0x%08x\n", val);
121 priv->chipid = (val & ID_REV_CHIP_ID_MASK) >> 16;
123 /* Respond to the IN token with a NAK */
124 ret = lan7x_read_reg(udev, HW_CFG, &val);
127 val |= LAN75XX_HW_CFG_BIR;
128 return lan7x_write_reg(udev, HW_CFG, val);
131 int lan75xx_write_hwaddr(struct udevice *dev)
133 struct usb_device *udev = dev_get_parent_priv(dev);
134 struct eth_pdata *pdata = dev_get_platdata(dev);
135 unsigned char *enetaddr = pdata->enetaddr;
136 u32 addr_lo = get_unaligned_le32(&enetaddr[0]);
137 u32 addr_hi = (u32)get_unaligned_le16(&enetaddr[4]);
140 /* set hardware address */
141 ret = lan7x_write_reg(udev, RX_ADDRL, addr_lo);
145 ret = lan7x_write_reg(udev, RX_ADDRH, addr_hi);
149 ret = lan7x_write_reg(udev, LAN75XX_ADDR_FILTX + 4, addr_lo);
153 addr_hi |= LAN75XX_ADDR_FILTX_FB_VALID;
154 ret = lan7x_write_reg(udev, LAN75XX_ADDR_FILTX, addr_hi);
158 debug("MAC addr %pM written\n", enetaddr);
163 static int lan75xx_eth_start(struct udevice *dev)
165 struct usb_device *udev = dev_get_parent_priv(dev);
166 struct lan7x_private *priv = dev_get_priv(dev);
167 struct ueth_data *ueth = &priv->ueth;
171 /* Reset and read Mac addr were done in probe() */
172 ret = lan75xx_write_hwaddr(dev);
176 ret = lan7x_write_reg(udev, INT_STS, 0xFFFFFFFF);
180 ret = lan7x_write_reg(udev, LAN75XX_BURST_CAP, 0);
184 ret = lan7x_write_reg(udev, LAN75XX_BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
189 write_buf = (MAX_RX_FIFO_SIZE - 512) / 512;
190 ret = lan7x_write_reg(udev, LAN75XX_FCT_RX_FIFO_END, write_buf);
194 write_buf = (MAX_TX_FIFO_SIZE - 512) / 512;
195 ret = lan7x_write_reg(udev, LAN75XX_FCT_TX_FIFO_END, write_buf);
200 ret = lan7x_write_reg(udev, FLOW, 0);
204 /* Init Rx. Set Vlan, keep default for VLAN on 75xx */
205 ret = lan75xx_set_receive_filter(udev);
209 /* phy workaround for gig link */
210 ret = lan75xx_phy_gig_workaround(udev, ueth);
214 /* Init PHY, autonego, and link */
215 ret = lan7x_eth_phylib_connect(dev, &priv->ueth);
218 ret = lan7x_eth_phylib_config_start(dev);
223 * MAC_CR has to be set after PHY init.
224 * MAC will auto detect the PHY speed.
226 ret = lan7x_read_reg(udev, MAC_CR, &write_buf);
229 write_buf |= MAC_CR_AUTO_DUPLEX | MAC_CR_AUTO_SPEED | MAC_CR_ADP;
230 ret = lan7x_write_reg(udev, MAC_CR, write_buf);
234 lan75xx_start_tx_path(udev);
235 lan75xx_start_rx_path(udev);
237 return lan75xx_update_flowcontrol(udev, ueth);
240 int lan75xx_read_rom_hwaddr(struct udevice *dev)
242 struct usb_device *udev = dev_get_parent_priv(dev);
243 struct eth_pdata *pdata = dev_get_platdata(dev);
247 * Refer to the doc/README.enetaddr and doc/README.usb for
248 * the U-Boot MAC address policy
250 ret = lan7x_read_eeprom_mac(pdata->enetaddr, udev);
252 memset(pdata->enetaddr, 0, 6);
257 static int lan75xx_eth_probe(struct udevice *dev)
259 struct usb_device *udev = dev_get_parent_priv(dev);
260 struct lan7x_private *priv = dev_get_priv(dev);
261 struct ueth_data *ueth = &priv->ueth;
262 struct eth_pdata *pdata = dev_get_platdata(dev);
265 /* Do a reset in order to get the MAC address from HW */
266 if (lan75xx_basic_reset(udev, ueth, priv))
269 /* Get the MAC address */
271 * We must set the eth->enetaddr from HW because the upper layer
272 * will force to use the environmental var (usbethaddr) or random if
273 * there is no valid MAC address in eth->enetaddr.
275 * Refer to the doc/README.enetaddr and doc/README.usb for
276 * the U-Boot MAC address policy
278 lan7x_read_eeprom_mac(pdata->enetaddr, udev);
279 /* Do not return 0 for not finding MAC addr in HW */
281 ret = usb_ether_register(dev, ueth, RX_URB_SIZE);
285 /* Register phylib */
286 return lan7x_phylib_register(dev);
289 static const struct eth_ops lan75xx_eth_ops = {
290 .start = lan75xx_eth_start,
291 .send = lan7x_eth_send,
292 .recv = lan7x_eth_recv,
293 .free_pkt = lan7x_free_pkt,
294 .stop = lan7x_eth_stop,
295 .write_hwaddr = lan75xx_write_hwaddr,
296 .read_rom_hwaddr = lan75xx_read_rom_hwaddr,
299 U_BOOT_DRIVER(lan75xx_eth) = {
300 .name = "lan75xx_eth",
302 .probe = lan75xx_eth_probe,
303 .remove = lan7x_eth_remove,
304 .ops = &lan75xx_eth_ops,
305 .priv_auto_alloc_size = sizeof(struct lan7x_private),
306 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
309 static const struct usb_device_id lan75xx_eth_id_table[] = {
310 { USB_DEVICE(0x0424, 0x7500) }, /* LAN7500 USB Ethernet */
311 { } /* Terminating entry */
314 U_BOOT_USB_DEVICE(lan75xx_eth, lan75xx_eth_id_table);