2 * (C) Copyright 2004-2007 Freescale Semiconductor, Inc.
3 * TsiChung Liew, Tsi-Chung.Liew@freescale.com.
5 * Modified to add device model (DM) support
6 * (C) Copyright 2015 Angelo Dureghello <angelo@sysam.it>
8 * SPDX-License-Identifier: GPL-2.0+
12 * Minimal serial functions needed to use one of the uart ports
13 * as serial console interface.
18 #include <dm/platform_data/serial_coldfire.h>
20 #include <linux/compiler.h>
21 #include <asm/immap.h>
24 DECLARE_GLOBAL_DATA_PTR;
26 extern void uart_port_conf(int port);
28 static int mcf_serial_init_common(uart_t *uart, int port_idx, int baudrate)
32 uart_port_conf(port_idx);
34 /* write to SICR: SIM2 = uart mode,dcd does not affect rx */
35 writeb(UART_UCR_RESET_RX, &uart->ucr);
36 writeb(UART_UCR_RESET_TX, &uart->ucr);
37 writeb(UART_UCR_RESET_ERROR, &uart->ucr);
38 writeb(UART_UCR_RESET_MR, &uart->ucr);
41 writeb(0, &uart->uimr);
43 /* write to CSR: RX/TX baud rate from timers */
44 writeb(UART_UCSR_RCS_SYS_CLK | UART_UCSR_TCS_SYS_CLK, &uart->ucsr);
46 writeb(UART_UMR_BC_8 | UART_UMR_PM_NONE, &uart->umr);
47 writeb(UART_UMR_SB_STOP_BITS_1, &uart->umr);
49 /* Setting up BaudRate */
50 counter = (u32) ((gd->bus_clk / 32) + (baudrate / 2));
51 counter = counter / baudrate;
53 /* write to CTUR: divide counter upper byte */
54 writeb((u8)((counter & 0xff00) >> 8), &uart->ubg1);
55 /* write to CTLR: divide counter lower byte */
56 writeb((u8)(counter & 0x00ff), &uart->ubg2);
58 writeb(UART_UCR_RX_ENABLED | UART_UCR_TX_ENABLED, &uart->ucr);
63 static void mcf_serial_setbrg_common(uart_t *uart, int baudrate)
67 /* Setting up BaudRate */
68 counter = (u32) ((gd->bus_clk / 32) + (baudrate / 2));
69 counter = counter / baudrate;
71 /* write to CTUR: divide counter upper byte */
72 writeb(((counter & 0xff00) >> 8), &uart->ubg1);
73 /* write to CTLR: divide counter lower byte */
74 writeb((counter & 0x00ff), &uart->ubg2);
76 writeb(UART_UCR_RESET_RX, &uart->ucr);
77 writeb(UART_UCR_RESET_TX, &uart->ucr);
79 writeb(UART_UCR_RX_ENABLED | UART_UCR_TX_ENABLED, &uart->ucr);
82 #ifndef CONFIG_DM_SERIAL
84 static int mcf_serial_init(void)
89 uart_base = (uart_t *)CONFIG_SYS_UART_BASE;
90 port_idx = CONFIG_SYS_UART_PORT;
92 return mcf_serial_init_common(uart_base, port_idx, gd->baudrate);
95 static void mcf_serial_putc(const char c)
97 uart_t *uart = (uart_t *)CONFIG_SYS_UART_BASE;
102 /* Wait for last character to go. */
103 while (!(readb(&uart->usr) & UART_USR_TXRDY))
106 writeb(c, &uart->utb);
109 static int mcf_serial_getc(void)
111 uart_t *uart = (uart_t *)CONFIG_SYS_UART_BASE;
113 /* Wait for a character to arrive. */
114 while (!(readb(&uart->usr) & UART_USR_RXRDY))
117 return readb(&uart->urb);
120 static void mcf_serial_setbrg(void)
122 uart_t *uart = (uart_t *)CONFIG_SYS_UART_BASE;
124 mcf_serial_setbrg_common(uart, gd->baudrate);
127 static int mcf_serial_tstc(void)
129 uart_t *uart = (uart_t *)CONFIG_SYS_UART_BASE;
131 return readb(&uart->usr) & UART_USR_RXRDY;
134 static struct serial_device mcf_serial_drv = {
135 .name = "mcf_serial",
136 .start = mcf_serial_init,
138 .setbrg = mcf_serial_setbrg,
139 .putc = mcf_serial_putc,
140 .puts = default_serial_puts,
141 .getc = mcf_serial_getc,
142 .tstc = mcf_serial_tstc,
145 void mcf_serial_initialize(void)
147 serial_register(&mcf_serial_drv);
150 __weak struct serial_device *default_serial_console(void)
152 return &mcf_serial_drv;
157 #ifdef CONFIG_DM_SERIAL
159 static int coldfire_serial_probe(struct udevice *dev)
161 struct coldfire_serial_platdata *plat = dev->platdata;
163 return mcf_serial_init_common((uart_t *)plat->base,
164 plat->port, plat->baudrate);
167 static int coldfire_serial_putc(struct udevice *dev, const char ch)
169 struct coldfire_serial_platdata *plat = dev->platdata;
170 uart_t *uart = (uart_t *)plat->base;
172 /* Wait for last character to go. */
173 if (!(readb(&uart->usr) & UART_USR_TXRDY))
176 writeb(ch, &uart->utb);
181 static int coldfire_serial_getc(struct udevice *dev)
183 struct coldfire_serial_platdata *plat = dev->platdata;
184 uart_t *uart = (uart_t *)(plat->base);
186 /* Wait for a character to arrive. */
187 if (!(readb(&uart->usr) & UART_USR_RXRDY))
190 return readb(&uart->urb);
193 int coldfire_serial_setbrg(struct udevice *dev, int baudrate)
195 struct coldfire_serial_platdata *plat = dev->platdata;
196 uart_t *uart = (uart_t *)(plat->base);
198 mcf_serial_setbrg_common(uart, baudrate);
203 static int coldfire_serial_pending(struct udevice *dev, bool input)
205 struct coldfire_serial_platdata *plat = dev->platdata;
206 uart_t *uart = (uart_t *)(plat->base);
209 return readb(&uart->usr) & UART_USR_RXRDY ? 1 : 0;
211 return readb(&uart->usr) & UART_USR_TXRDY ? 0 : 1;
216 static const struct dm_serial_ops coldfire_serial_ops = {
217 .putc = coldfire_serial_putc,
218 .pending = coldfire_serial_pending,
219 .getc = coldfire_serial_getc,
220 .setbrg = coldfire_serial_setbrg,
223 U_BOOT_DRIVER(serial_coldfire) = {
224 .name = "serial_coldfire",
226 .probe = coldfire_serial_probe,
227 .ops = &coldfire_serial_ops,
228 .flags = DM_FLAG_PRE_RELOC,