1 // SPDX-License-Identifier: GPL-2.0+
3 * Meson G12A USB3+PCIE Combo PHY driver
5 * Copyright (C) 2018 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
6 * Copyright (C) 2019 BayLibre, SAS
7 * Author: Neil Armstrong <narmstron@baylibre.com>
19 #include <generic-phy.h>
20 #include <linux/delay.h>
22 #include <linux/bitops.h>
23 #include <linux/compat.h>
24 #include <linux/bitfield.h>
27 #define PHY_R0_PCIE_POWER_STATE GENMASK(4, 0)
28 #define PHY_R0_PCIE_USB3_SWITCH GENMASK(6, 5)
31 #define PHY_R1_PHY_TX1_TERM_OFFSET GENMASK(4, 0)
32 #define PHY_R1_PHY_TX0_TERM_OFFSET GENMASK(9, 5)
33 #define PHY_R1_PHY_RX1_EQ GENMASK(12, 10)
34 #define PHY_R1_PHY_RX0_EQ GENMASK(15, 13)
35 #define PHY_R1_PHY_LOS_LEVEL GENMASK(20, 16)
36 #define PHY_R1_PHY_LOS_BIAS GENMASK(23, 21)
37 #define PHY_R1_PHY_REF_CLKDIV2 BIT(24)
38 #define PHY_R1_PHY_MPLL_MULTIPLIER GENMASK(31, 25)
41 #define PHY_R2_PCS_TX_DEEMPH_GEN2_6DB GENMASK(5, 0)
42 #define PHY_R2_PCS_TX_DEEMPH_GEN2_3P5DB GENMASK(11, 6)
43 #define PHY_R2_PCS_TX_DEEMPH_GEN1 GENMASK(17, 12)
44 #define PHY_R2_PHY_TX_VBOOST_LVL GENMASK(20, 18)
47 #define PHY_R4_PHY_CR_WRITE BIT(0)
48 #define PHY_R4_PHY_CR_READ BIT(1)
49 #define PHY_R4_PHY_CR_DATA_IN GENMASK(17, 2)
50 #define PHY_R4_PHY_CR_CAP_DATA BIT(18)
51 #define PHY_R4_PHY_CR_CAP_ADDR BIT(19)
54 #define PHY_R5_PHY_CR_DATA_OUT GENMASK(15, 0)
55 #define PHY_R5_PHY_CR_ACK BIT(16)
56 #define PHY_R5_PHY_BS_OUT BIT(17)
58 struct phy_g12a_usb3_pcie_priv {
59 struct regmap *regmap;
60 #if CONFIG_IS_ENABLED(CLK)
63 struct reset_ctl_bulk resets;
66 static int phy_g12a_usb3_pcie_cr_bus_addr(struct phy_g12a_usb3_pcie_priv *priv,
69 unsigned int val, reg;
72 reg = FIELD_PREP(PHY_R4_PHY_CR_DATA_IN, addr);
74 regmap_write(priv->regmap, PHY_R4, reg);
75 regmap_write(priv->regmap, PHY_R4, reg);
77 regmap_write(priv->regmap, PHY_R4, reg | PHY_R4_PHY_CR_CAP_ADDR);
79 ret = regmap_read_poll_timeout(priv->regmap, PHY_R5, val,
80 (val & PHY_R5_PHY_CR_ACK),
85 regmap_write(priv->regmap, PHY_R4, reg);
87 ret = regmap_read_poll_timeout(priv->regmap, PHY_R5, val,
88 !(val & PHY_R5_PHY_CR_ACK),
97 phy_g12a_usb3_pcie_cr_bus_read(struct phy_g12a_usb3_pcie_priv *priv,
98 unsigned int addr, unsigned int *data)
103 ret = phy_g12a_usb3_pcie_cr_bus_addr(priv, addr);
107 regmap_write(priv->regmap, PHY_R4, 0);
108 regmap_write(priv->regmap, PHY_R4, PHY_R4_PHY_CR_READ);
110 ret = regmap_read_poll_timeout(priv->regmap, PHY_R5, val,
111 (val & PHY_R5_PHY_CR_ACK),
116 *data = FIELD_GET(PHY_R5_PHY_CR_DATA_OUT, val);
118 regmap_write(priv->regmap, PHY_R4, 0);
120 ret = regmap_read_poll_timeout(priv->regmap, PHY_R5, val,
121 !(val & PHY_R5_PHY_CR_ACK),
130 phy_g12a_usb3_pcie_cr_bus_write(struct phy_g12a_usb3_pcie_priv *priv,
131 unsigned int addr, unsigned int data)
133 unsigned int val, reg;
136 ret = phy_g12a_usb3_pcie_cr_bus_addr(priv, addr);
140 reg = FIELD_PREP(PHY_R4_PHY_CR_DATA_IN, data);
142 regmap_write(priv->regmap, PHY_R4, reg);
143 regmap_write(priv->regmap, PHY_R4, reg);
145 regmap_write(priv->regmap, PHY_R4, reg | PHY_R4_PHY_CR_CAP_DATA);
147 ret = regmap_read_poll_timeout(priv->regmap, PHY_R5, val,
148 (val & PHY_R5_PHY_CR_ACK),
153 regmap_write(priv->regmap, PHY_R4, reg);
155 ret = regmap_read_poll_timeout(priv->regmap, PHY_R5, val,
156 (val & PHY_R5_PHY_CR_ACK) == 0,
161 regmap_write(priv->regmap, PHY_R4, reg);
163 regmap_write(priv->regmap, PHY_R4, reg | PHY_R4_PHY_CR_WRITE);
165 ret = regmap_read_poll_timeout(priv->regmap, PHY_R5, val,
166 (val & PHY_R5_PHY_CR_ACK),
171 regmap_write(priv->regmap, PHY_R4, reg);
173 ret = regmap_read_poll_timeout(priv->regmap, PHY_R5, val,
174 (val & PHY_R5_PHY_CR_ACK) == 0,
183 phy_g12a_usb3_pcie_cr_bus_update_bits(struct phy_g12a_usb3_pcie_priv *priv,
184 uint offset, uint mask, uint val)
189 ret = phy_g12a_usb3_pcie_cr_bus_read(priv, offset, ®);
195 return phy_g12a_usb3_pcie_cr_bus_write(priv, offset, reg | val);
198 static int phy_meson_g12a_usb3_init(struct phy *phy)
200 struct udevice *dev = phy->dev;
201 struct phy_g12a_usb3_pcie_priv *priv = dev_get_priv(dev);
205 /* TOFIX Handle PCIE mode */
207 ret = reset_assert_bulk(&priv->resets);
209 ret |= reset_deassert_bulk(&priv->resets);
213 /* Switch PHY to USB3 */
214 regmap_update_bits(priv->regmap, PHY_R0,
215 PHY_R0_PCIE_USB3_SWITCH,
216 PHY_R0_PCIE_USB3_SWITCH);
219 * WORKAROUND: There is SSPHY suspend bug due to
220 * which USB enumerates
221 * in HS mode instead of SS mode. Workaround it by asserting
222 * LANE0.TX_ALT_BLOCK.EN_ALT_BUS to enable TX to use alt bus
225 ret = phy_g12a_usb3_pcie_cr_bus_update_bits(priv, 0x102d,
230 ret = phy_g12a_usb3_pcie_cr_bus_update_bits(priv, 0x1010, 0xff0, 20);
235 * Fix RX Equalization setting as follows
236 * LANE0.RX_OVRD_IN_HI. RX_EQ_EN set to 0
237 * LANE0.RX_OVRD_IN_HI.RX_EQ_EN_OVRD set to 1
238 * LANE0.RX_OVRD_IN_HI.RX_EQ set to 3
239 * LANE0.RX_OVRD_IN_HI.RX_EQ_OVRD set to 1
241 ret = phy_g12a_usb3_pcie_cr_bus_read(priv, 0x1006, &data);
250 ret = phy_g12a_usb3_pcie_cr_bus_write(priv, 0x1006, data);
255 * Set EQ and TX launch amplitudes as follows
256 * LANE0.TX_OVRD_DRV_LO.PREEMPH set to 22
257 * LANE0.TX_OVRD_DRV_LO.AMPLITUDE set to 127
258 * LANE0.TX_OVRD_DRV_LO.EN set to 1.
260 ret = phy_g12a_usb3_pcie_cr_bus_read(priv, 0x1002, &data);
267 data |= (0x7f | BIT(14));
268 ret = phy_g12a_usb3_pcie_cr_bus_write(priv, 0x1002, data);
273 * MPLL_LOOP_CTL.PROP_CNTRL = 8
275 ret = phy_g12a_usb3_pcie_cr_bus_update_bits(priv, 0x30,
280 regmap_update_bits(priv->regmap, PHY_R2,
281 PHY_R2_PHY_TX_VBOOST_LVL,
282 FIELD_PREP(PHY_R2_PHY_TX_VBOOST_LVL, 0x4));
284 regmap_update_bits(priv->regmap, PHY_R1,
285 PHY_R1_PHY_LOS_BIAS | PHY_R1_PHY_LOS_LEVEL,
286 FIELD_PREP(PHY_R1_PHY_LOS_BIAS, 4) |
287 FIELD_PREP(PHY_R1_PHY_LOS_LEVEL, 9));
292 static int phy_meson_g12a_usb3_exit(struct phy *phy)
294 struct phy_g12a_usb3_pcie_priv *priv = dev_get_priv(phy->dev);
296 return reset_assert_bulk(&priv->resets);
299 struct phy_ops meson_g12a_usb3_pcie_phy_ops = {
300 .init = phy_meson_g12a_usb3_init,
301 .exit = phy_meson_g12a_usb3_exit,
304 int meson_g12a_usb3_pcie_phy_probe(struct udevice *dev)
306 struct phy_g12a_usb3_pcie_priv *priv = dev_get_priv(dev);
309 ret = regmap_init_mem(dev_ofnode(dev), &priv->regmap);
313 ret = reset_get_bulk(dev, &priv->resets);
314 if (ret == -ENOTSUPP)
319 #if CONFIG_IS_ENABLED(CLK)
320 ret = clk_get_by_index(dev, 0, &priv->clk);
324 ret = clk_enable(&priv->clk);
325 if (ret && ret != -ENOENT && ret != -ENOTSUPP) {
326 pr_err("failed to enable PHY clock\n");
327 clk_free(&priv->clk);
335 static const struct udevice_id meson_g12a_usb3_pcie_phy_ids[] = {
336 { .compatible = "amlogic,g12a-usb3-pcie-phy" },
340 U_BOOT_DRIVER(meson_g12a_usb3_pcie_phy) = {
341 .name = "meson_g12a_usb3_pcie_phy",
343 .of_match = meson_g12a_usb3_pcie_phy_ids,
344 .probe = meson_g12a_usb3_pcie_phy_probe,
345 .ops = &meson_g12a_usb3_pcie_phy_ops,
346 .priv_auto_alloc_size = sizeof(struct phy_g12a_usb3_pcie_priv),