1 // SPDX-License-Identifier: GPL-2.0+
17 #define PCI_CFDA_PSM 0x43
19 #define CFRV_RN 0x000000f0 /* Revision Number */
21 #define WAKEUP 0x00 /* Power Saving Wakeup */
22 #define SLEEP 0x80 /* Power Saving Sleep Mode */
24 #define DC2114x_BRK 0x0020 /* CFRV break between DC21142 & DC21143 */
26 /* Ethernet chip registers.
28 #define DE4X5_BMR 0x000 /* Bus Mode Register */
29 #define DE4X5_TPD 0x008 /* Transmit Poll Demand Reg */
30 #define DE4X5_RRBA 0x018 /* RX Ring Base Address Reg */
31 #define DE4X5_TRBA 0x020 /* TX Ring Base Address Reg */
32 #define DE4X5_STS 0x028 /* Status Register */
33 #define DE4X5_OMR 0x030 /* Operation Mode Register */
34 #define DE4X5_SICR 0x068 /* SIA Connectivity Register */
35 #define DE4X5_APROM 0x048 /* Ethernet Address PROM */
39 #define BMR_SWR 0x00000001 /* Software Reset */
40 #define STS_TS 0x00700000 /* Transmit Process State */
41 #define STS_RS 0x000e0000 /* Receive Process State */
42 #define OMR_ST 0x00002000 /* Start/Stop Transmission Command */
43 #define OMR_SR 0x00000002 /* Start/Stop Receive */
44 #define OMR_PS 0x00040000 /* Port Select */
45 #define OMR_SDP 0x02000000 /* SD Polarity - MUST BE ASSERTED */
46 #define OMR_PM 0x00000080 /* Pass All Multicast */
50 #define R_OWN 0x80000000 /* Own Bit */
51 #define RD_RER 0x02000000 /* Receive End Of Ring */
52 #define RD_LS 0x00000100 /* Last Descriptor */
53 #define RD_ES 0x00008000 /* Error Summary */
54 #define TD_TER 0x02000000 /* Transmit End Of Ring */
55 #define T_OWN 0x80000000 /* Own Bit */
56 #define TD_LS 0x40000000 /* Last Segment */
57 #define TD_FS 0x20000000 /* First Segment */
58 #define TD_ES 0x00008000 /* Error Summary */
59 #define TD_SET 0x08000000 /* Setup Packet */
61 /* The EEPROM commands include the alway-set leading bit. */
62 #define SROM_WRITE_CMD 5
63 #define SROM_READ_CMD 6
64 #define SROM_ERASE_CMD 7
66 #define SROM_HWADD 0x0014 /* Hardware Address offset in SROM */
67 #define SROM_RD 0x00004000 /* Read from Boot ROM */
68 #define EE_DATA_WRITE 0x04 /* EEPROM chip data in. */
69 #define EE_WRITE_0 0x4801
70 #define EE_WRITE_1 0x4805
71 #define EE_DATA_READ 0x08 /* EEPROM chip data out. */
72 #define SROM_SR 0x00000800 /* Select Serial ROM when set */
74 #define DT_IN 0x00000004 /* Serial Data In */
75 #define DT_CLK 0x00000002 /* Serial ROM Clock */
76 #define DT_CS 0x00000001 /* Serial ROM Chip Select */
80 #ifdef CONFIG_TULIP_FIX_DAVICOM
81 #define RESET_DM9102(dev) {\
85 OUTL(dev, i | BMR_SWR, DE4X5_BMR);\
89 #define RESET_DE4X5(dev) {\
91 i=INL(dev, DE4X5_BMR);\
93 OUTL(dev, i | BMR_SWR, DE4X5_BMR);\
95 OUTL(dev, i, DE4X5_BMR);\
97 for (i=0;i<5;i++) {INL(dev, DE4X5_BMR); udelay(10000);}\
102 #define START_DE4X5(dev) {\
104 omr = INL(dev, DE4X5_OMR);\
105 omr |= OMR_ST | OMR_SR;\
106 OUTL(dev, omr, DE4X5_OMR); /* Enable the TX and/or RX */\
109 #define STOP_DE4X5(dev) {\
111 omr = INL(dev, DE4X5_OMR);\
112 omr &= ~(OMR_ST|OMR_SR);\
113 OUTL(dev, omr, DE4X5_OMR); /* Disable the TX and/or RX */ \
116 #define NUM_RX_DESC PKTBUFSRX
117 #ifndef CONFIG_TULIP_FIX_DAVICOM
118 #define NUM_TX_DESC 1 /* Number of TX descriptors */
120 #define NUM_TX_DESC 4
122 #define RX_BUFF_SZ PKTSIZE_ALIGN
124 #define TOUT_LOOP 1000000
126 #define SETUP_FRAME_LEN 192
135 static struct de4x5_desc rx_ring[NUM_RX_DESC] __attribute__ ((aligned(32))); /* RX descriptor ring */
136 static struct de4x5_desc tx_ring[NUM_TX_DESC] __attribute__ ((aligned(32))); /* TX descriptor ring */
137 static int rx_new; /* RX descriptor ring pointer */
138 static int tx_new; /* TX descriptor ring pointer */
140 static char rxRingSize;
141 static char txRingSize;
143 #if defined(UPDATE_SROM) || !defined(CONFIG_TULIP_FIX_DAVICOM)
144 static void sendto_srom(struct eth_device* dev, u_int command, u_long addr);
145 static int getfrom_srom(struct eth_device* dev, u_long addr);
146 static int do_eeprom_cmd(struct eth_device *dev, u_long ioaddr,int cmd,int cmd_len);
147 static int do_read_eeprom(struct eth_device *dev,u_long ioaddr,int location,int addr_len);
148 #endif /* UPDATE_SROM || !CONFIG_TULIP_FIX_DAVICOM */
150 static int write_srom(struct eth_device *dev, u_long ioaddr, int index, int new_value);
151 static void update_srom(struct eth_device *dev, bd_t *bis);
153 #ifndef CONFIG_TULIP_FIX_DAVICOM
154 static int read_srom(struct eth_device *dev, u_long ioaddr, int index);
155 static void read_hw_addr(struct eth_device* dev, bd_t * bis);
156 #endif /* CONFIG_TULIP_FIX_DAVICOM */
157 static void send_setup_frame(struct eth_device* dev, bd_t * bis);
159 static int dc21x4x_init(struct eth_device* dev, bd_t* bis);
160 static int dc21x4x_send(struct eth_device *dev, void *packet, int length);
161 static int dc21x4x_recv(struct eth_device* dev);
162 static void dc21x4x_halt(struct eth_device* dev);
163 #ifdef CONFIG_TULIP_SELECT_MEDIA
164 extern void dc21x4x_select_media(struct eth_device* dev);
167 #if defined(CONFIG_E500)
168 #define phys_to_bus(a) (a)
170 #define phys_to_bus(a) pci_phys_to_mem((pci_dev_t)dev->priv, a)
173 static int INL(struct eth_device* dev, u_long addr)
175 return le32_to_cpu(*(volatile u_long *)(addr + dev->iobase));
178 static void OUTL(struct eth_device* dev, int command, u_long addr)
180 *(volatile u_long *)(addr + dev->iobase) = cpu_to_le32(command);
183 static struct pci_device_id supported[] = {
184 { PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_TULIP_FAST },
185 { PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21142 },
186 #ifdef CONFIG_TULIP_FIX_DAVICOM
187 { PCI_VENDOR_ID_DAVICOM, PCI_DEVICE_ID_DAVICOM_DM9102A },
192 int dc21x4x_initialize(bd_t *bis)
200 unsigned short status;
201 struct eth_device* dev;
204 devbusfn = pci_find_devices(supported, idx++);
205 if (devbusfn == -1) {
209 /* Get the chip configuration revision register. */
210 pci_read_config_dword(devbusfn, PCI_REVISION_ID, &cfrv);
212 #ifndef CONFIG_TULIP_FIX_DAVICOM
213 if ((cfrv & CFRV_RN) < DC2114x_BRK ) {
214 printf("Error: The chip is not DC21143.\n");
219 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
221 #ifdef CONFIG_TULIP_USE_IO
227 pci_write_config_word(devbusfn, PCI_COMMAND, status);
229 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
230 #ifdef CONFIG_TULIP_USE_IO
231 if (!(status & PCI_COMMAND_IO)) {
232 printf("Error: Can not enable I/O access.\n");
236 if (!(status & PCI_COMMAND_MEMORY)) {
237 printf("Error: Can not enable MEMORY access.\n");
242 if (!(status & PCI_COMMAND_MASTER)) {
243 printf("Error: Can not enable Bus Mastering.\n");
247 /* Check the latency timer for values >= 0x60. */
248 pci_read_config_byte(devbusfn, PCI_LATENCY_TIMER, &timer);
251 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x60);
254 #ifdef CONFIG_TULIP_USE_IO
255 /* read BAR for memory space access */
256 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_0, &iobase);
257 iobase &= PCI_BASE_ADDRESS_IO_MASK;
259 /* read BAR for memory space access */
260 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &iobase);
261 iobase &= PCI_BASE_ADDRESS_MEM_MASK;
263 debug ("dc21x4x: DEC 21142 PCI Device @0x%x\n", iobase);
265 dev = (struct eth_device*) malloc(sizeof *dev);
268 printf("Can not allocalte memory of dc21x4x\n");
271 memset(dev, 0, sizeof(*dev));
273 #ifdef CONFIG_TULIP_FIX_DAVICOM
274 sprintf(dev->name, "Davicom#%d", card_number);
276 sprintf(dev->name, "dc21x4x#%d", card_number);
279 #ifdef CONFIG_TULIP_USE_IO
280 dev->iobase = pci_io_to_phys(devbusfn, iobase);
282 dev->iobase = pci_mem_to_phys(devbusfn, iobase);
284 dev->priv = (void*) devbusfn;
285 dev->init = dc21x4x_init;
286 dev->halt = dc21x4x_halt;
287 dev->send = dc21x4x_send;
288 dev->recv = dc21x4x_recv;
290 /* Ensure we're not sleeping. */
291 pci_write_config_byte(devbusfn, PCI_CFDA_PSM, WAKEUP);
295 #ifndef CONFIG_TULIP_FIX_DAVICOM
296 read_hw_addr(dev, bis);
306 static int dc21x4x_init(struct eth_device* dev, bd_t* bis)
309 int devbusfn = (int) dev->priv;
311 /* Ensure we're not sleeping. */
312 pci_write_config_byte(devbusfn, PCI_CFDA_PSM, WAKEUP);
314 #ifdef CONFIG_TULIP_FIX_DAVICOM
320 if ((INL(dev, DE4X5_STS) & (STS_TS | STS_RS)) != 0) {
321 printf("Error: Cannot reset ethernet controller.\n");
325 #ifdef CONFIG_TULIP_SELECT_MEDIA
326 dc21x4x_select_media(dev);
328 OUTL(dev, OMR_SDP | OMR_PS | OMR_PM, DE4X5_OMR);
331 for (i = 0; i < NUM_RX_DESC; i++) {
332 rx_ring[i].status = cpu_to_le32(R_OWN);
333 rx_ring[i].des1 = cpu_to_le32(RX_BUFF_SZ);
334 rx_ring[i].buf = cpu_to_le32(
335 phys_to_bus((u32)net_rx_packets[i]));
336 #ifdef CONFIG_TULIP_FIX_DAVICOM
337 rx_ring[i].next = cpu_to_le32(
338 phys_to_bus((u32)&rx_ring[(i + 1) % NUM_RX_DESC]));
344 for (i=0; i < NUM_TX_DESC; i++) {
345 tx_ring[i].status = 0;
349 #ifdef CONFIG_TULIP_FIX_DAVICOM
350 tx_ring[i].next = cpu_to_le32(phys_to_bus((u32) &tx_ring[(i+1) % NUM_TX_DESC]));
356 rxRingSize = NUM_RX_DESC;
357 txRingSize = NUM_TX_DESC;
359 /* Write the end of list marker to the descriptor lists. */
360 rx_ring[rxRingSize - 1].des1 |= cpu_to_le32(RD_RER);
361 tx_ring[txRingSize - 1].des1 |= cpu_to_le32(TD_TER);
363 /* Tell the adapter where the TX/RX rings are located. */
364 OUTL(dev, phys_to_bus((u32) &rx_ring), DE4X5_RRBA);
365 OUTL(dev, phys_to_bus((u32) &tx_ring), DE4X5_TRBA);
372 send_setup_frame(dev, bis);
377 static int dc21x4x_send(struct eth_device *dev, void *packet, int length)
383 printf("%s: bad packet size: %d\n", dev->name, length);
387 for(i = 0; tx_ring[tx_new].status & cpu_to_le32(T_OWN); i++) {
388 if (i >= TOUT_LOOP) {
389 printf("%s: tx error buffer not ready\n", dev->name);
394 tx_ring[tx_new].buf = cpu_to_le32(phys_to_bus((u32) packet));
395 tx_ring[tx_new].des1 = cpu_to_le32(TD_TER | TD_LS | TD_FS | length);
396 tx_ring[tx_new].status = cpu_to_le32(T_OWN);
398 OUTL(dev, POLL_DEMAND, DE4X5_TPD);
400 for(i = 0; tx_ring[tx_new].status & cpu_to_le32(T_OWN); i++) {
401 if (i >= TOUT_LOOP) {
402 printf(".%s: tx buffer not ready\n", dev->name);
407 if (le32_to_cpu(tx_ring[tx_new].status) & TD_ES) {
408 #if 0 /* test-only */
409 printf("TX error status = 0x%08X\n",
410 le32_to_cpu(tx_ring[tx_new].status));
412 tx_ring[tx_new].status = 0x0;
419 tx_new = (tx_new+1) % NUM_TX_DESC;
423 static int dc21x4x_recv(struct eth_device* dev)
429 status = (s32)le32_to_cpu(rx_ring[rx_new].status);
431 if (status & R_OWN) {
435 if (status & RD_LS) {
436 /* Valid frame status.
438 if (status & RD_ES) {
440 /* There was an error.
442 printf("RX error status = 0x%08X\n", status);
444 /* A valid frame received.
446 length = (le32_to_cpu(rx_ring[rx_new].status) >> 16);
448 /* Pass the packet up to the protocol
451 net_process_received_packet(
452 net_rx_packets[rx_new], length - 4);
455 /* Change buffer ownership for this frame, back
458 rx_ring[rx_new].status = cpu_to_le32(R_OWN);
461 /* Update entry information.
463 rx_new = (rx_new + 1) % rxRingSize;
469 static void dc21x4x_halt(struct eth_device* dev)
471 int devbusfn = (int) dev->priv;
474 OUTL(dev, 0, DE4X5_SICR);
476 pci_write_config_byte(devbusfn, PCI_CFDA_PSM, SLEEP);
479 static void send_setup_frame(struct eth_device* dev, bd_t *bis)
482 char setup_frame[SETUP_FRAME_LEN];
483 char *pa = &setup_frame[0];
485 memset(pa, 0xff, SETUP_FRAME_LEN);
487 for (i = 0; i < ETH_ALEN; i++) {
488 *(pa + (i & 1)) = dev->enetaddr[i];
494 for(i = 0; tx_ring[tx_new].status & cpu_to_le32(T_OWN); i++) {
495 if (i >= TOUT_LOOP) {
496 printf("%s: tx error buffer not ready\n", dev->name);
501 tx_ring[tx_new].buf = cpu_to_le32(phys_to_bus((u32) &setup_frame[0]));
502 tx_ring[tx_new].des1 = cpu_to_le32(TD_TER | TD_SET| SETUP_FRAME_LEN);
503 tx_ring[tx_new].status = cpu_to_le32(T_OWN);
505 OUTL(dev, POLL_DEMAND, DE4X5_TPD);
507 for(i = 0; tx_ring[tx_new].status & cpu_to_le32(T_OWN); i++) {
508 if (i >= TOUT_LOOP) {
509 printf("%s: tx buffer not ready\n", dev->name);
514 if (le32_to_cpu(tx_ring[tx_new].status) != 0x7FFFFFFF) {
515 printf("TX error status2 = 0x%08X\n", le32_to_cpu(tx_ring[tx_new].status));
517 tx_new = (tx_new+1) % NUM_TX_DESC;
523 #if defined(UPDATE_SROM) || !defined(CONFIG_TULIP_FIX_DAVICOM)
524 /* SROM Read and write routines.
527 sendto_srom(struct eth_device* dev, u_int command, u_long addr)
529 OUTL(dev, command, addr);
534 getfrom_srom(struct eth_device* dev, u_long addr)
538 tmp = INL(dev, addr);
544 /* Note: this routine returns extra data bits for size detection. */
545 static int do_read_eeprom(struct eth_device *dev, u_long ioaddr, int location, int addr_len)
549 int read_cmd = location | (SROM_READ_CMD << addr_len);
551 sendto_srom(dev, SROM_RD | SROM_SR, ioaddr);
552 sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr);
555 printf(" EEPROM read at %d ", location);
558 /* Shift the read command bits out. */
559 for (i = 4 + addr_len; i >= 0; i--) {
560 short dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0;
561 sendto_srom(dev, SROM_RD | SROM_SR | DT_CS | dataval, ioaddr);
563 sendto_srom(dev, SROM_RD | SROM_SR | DT_CS | dataval | DT_CLK, ioaddr);
566 printf("%X", getfrom_srom(dev, ioaddr) & 15);
568 retval = (retval << 1) | ((getfrom_srom(dev, ioaddr) & EE_DATA_READ) ? 1 : 0);
571 sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr);
574 printf(" :%X:", getfrom_srom(dev, ioaddr) & 15);
577 for (i = 16; i > 0; i--) {
578 sendto_srom(dev, SROM_RD | SROM_SR | DT_CS | DT_CLK, ioaddr);
581 printf("%X", getfrom_srom(dev, ioaddr) & 15);
583 retval = (retval << 1) | ((getfrom_srom(dev, ioaddr) & EE_DATA_READ) ? 1 : 0);
584 sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr);
588 /* Terminate the EEPROM access. */
589 sendto_srom(dev, SROM_RD | SROM_SR, ioaddr);
592 printf(" EEPROM value at %d is %5.5x.\n", location, retval);
597 #endif /* UPDATE_SROM || !CONFIG_TULIP_FIX_DAVICOM */
599 /* This executes a generic EEPROM command, typically a write or write
600 * enable. It returns the data output from the EEPROM, and thus may
601 * also be used for reads.
603 #if defined(UPDATE_SROM) || !defined(CONFIG_TULIP_FIX_DAVICOM)
604 static int do_eeprom_cmd(struct eth_device *dev, u_long ioaddr, int cmd, int cmd_len)
609 printf(" EEPROM op 0x%x: ", cmd);
612 sendto_srom(dev,SROM_RD | SROM_SR | DT_CS | DT_CLK, ioaddr);
614 /* Shift the command bits out. */
616 short dataval = (cmd & (1 << cmd_len)) ? EE_WRITE_1 : EE_WRITE_0;
617 sendto_srom(dev,dataval, ioaddr);
621 printf("%X", getfrom_srom(dev,ioaddr) & 15);
624 sendto_srom(dev,dataval | DT_CLK, ioaddr);
626 retval = (retval << 1) | ((getfrom_srom(dev,ioaddr) & EE_DATA_READ) ? 1 : 0);
627 } while (--cmd_len >= 0);
628 sendto_srom(dev,SROM_RD | SROM_SR | DT_CS, ioaddr);
630 /* Terminate the EEPROM access. */
631 sendto_srom(dev,SROM_RD | SROM_SR, ioaddr);
634 printf(" EEPROM result is 0x%5.5x.\n", retval);
639 #endif /* UPDATE_SROM || !CONFIG_TULIP_FIX_DAVICOM */
641 #ifndef CONFIG_TULIP_FIX_DAVICOM
642 static int read_srom(struct eth_device *dev, u_long ioaddr, int index)
644 int ee_addr_size = do_read_eeprom(dev, ioaddr, 0xff, 8) & 0x40000 ? 8 : 6;
646 return do_eeprom_cmd(dev, ioaddr,
647 (((SROM_READ_CMD << ee_addr_size) | index) << 16)
648 | 0xffff, 3 + ee_addr_size + 16);
650 #endif /* CONFIG_TULIP_FIX_DAVICOM */
653 static int write_srom(struct eth_device *dev, u_long ioaddr, int index, int new_value)
655 int ee_addr_size = do_read_eeprom(dev, ioaddr, 0xff, 8) & 0x40000 ? 8 : 6;
657 unsigned short newval;
659 udelay(10*1000); /* test-only */
662 printf("ee_addr_size=%d.\n", ee_addr_size);
663 printf("Writing new entry 0x%4.4x to offset %d.\n", new_value, index);
666 /* Enable programming modes. */
667 do_eeprom_cmd(dev, ioaddr, (0x4f << (ee_addr_size-4)), 3+ee_addr_size);
669 /* Do the actual write. */
670 do_eeprom_cmd(dev, ioaddr,
671 (((SROM_WRITE_CMD<<ee_addr_size)|index) << 16) | new_value,
672 3 + ee_addr_size + 16);
674 /* Poll for write finished. */
675 sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr);
676 for (i = 0; i < 10000; i++) /* Typical 2000 ticks */
677 if (getfrom_srom(dev, ioaddr) & EE_DATA_READ)
681 printf(" Write finished after %d ticks.\n", i);
684 /* Disable programming. */
685 do_eeprom_cmd(dev, ioaddr, (0x40 << (ee_addr_size-4)), 3 + ee_addr_size);
687 /* And read the result. */
688 newval = do_eeprom_cmd(dev, ioaddr,
689 (((SROM_READ_CMD<<ee_addr_size)|index) << 16)
690 | 0xffff, 3 + ee_addr_size + 16);
692 printf(" New value at offset %d is %4.4x.\n", index, newval);
698 #ifndef CONFIG_TULIP_FIX_DAVICOM
699 static void read_hw_addr(struct eth_device *dev, bd_t *bis)
701 u_short tmp, *p = (u_short *)(&dev->enetaddr[0]);
704 for (i = 0; i < (ETH_ALEN >> 1); i++) {
705 tmp = read_srom(dev, DE4X5_APROM, ((SROM_HWADD >> 1) + i));
706 *p = le16_to_cpu(tmp);
710 if ((j == 0) || (j == 0x2fffd)) {
711 memset (dev->enetaddr, 0, ETH_ALEN);
712 debug ("Warning: can't read HW address from SROM.\n");
720 update_srom(dev, bis);
724 #endif /* CONFIG_TULIP_FIX_DAVICOM */
727 static void update_srom(struct eth_device *dev, bd_t *bis)
730 static unsigned short eeprom[0x40] = {
731 0x140b, 0x6610, 0x0000, 0x0000, /* 00 */
732 0x0000, 0x0000, 0x0000, 0x0000, /* 04 */
733 0x00a3, 0x0103, 0x0000, 0x0000, /* 08 */
734 0x0000, 0x1f00, 0x0000, 0x0000, /* 0c */
735 0x0108, 0x038d, 0x0000, 0x0000, /* 10 */
736 0xe078, 0x0001, 0x0040, 0x0018, /* 14 */
737 0x0000, 0x0000, 0x0000, 0x0000, /* 18 */
738 0x0000, 0x0000, 0x0000, 0x0000, /* 1c */
739 0x0000, 0x0000, 0x0000, 0x0000, /* 20 */
740 0x0000, 0x0000, 0x0000, 0x0000, /* 24 */
741 0x0000, 0x0000, 0x0000, 0x0000, /* 28 */
742 0x0000, 0x0000, 0x0000, 0x0000, /* 2c */
743 0x0000, 0x0000, 0x0000, 0x0000, /* 30 */
744 0x0000, 0x0000, 0x0000, 0x0000, /* 34 */
745 0x0000, 0x0000, 0x0000, 0x0000, /* 38 */
746 0x0000, 0x0000, 0x0000, 0x4e07, /* 3c */
750 /* Ethernet Addr... */
751 if (!eth_env_get_enetaddr("ethaddr", enetaddr))
753 eeprom[0x0a] = (enetaddr[1] << 8) | enetaddr[0];
754 eeprom[0x0b] = (enetaddr[3] << 8) | enetaddr[2];
755 eeprom[0x0c] = (enetaddr[5] << 8) | enetaddr[4];
757 for (i=0; i<0x40; i++) {
758 write_srom(dev, DE4X5_APROM, i, eeprom[i]);
761 #endif /* UPDATE_SROM */