2 * (C) Copyright 2016 Fuzhou Rockchip Electronics Co., Ltd
4 * Rockchip SD Host Controller Interface
6 * SPDX-License-Identifier: GPL-2.0+
11 #include <dt-structs.h>
12 #include <linux/libfdt.h>
18 /* 400KHz is max freq for card ID etc. Use that as min */
19 #define EMMC_MIN_FREQ 400000
21 struct rockchip_sdhc_plat {
22 #if CONFIG_IS_ENABLED(OF_PLATDATA)
23 struct dtd_rockchip_rk3399_sdhci_5_1 dtplat;
25 struct mmc_config cfg;
29 struct rockchip_sdhc {
30 struct sdhci_host host;
34 static int arasan_sdhci_probe(struct udevice *dev)
36 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
37 struct rockchip_sdhc_plat *plat = dev_get_platdata(dev);
38 struct rockchip_sdhc *prv = dev_get_priv(dev);
39 struct sdhci_host *host = &prv->host;
40 int max_frequency, ret;
43 #if CONFIG_IS_ENABLED(OF_PLATDATA)
44 struct dtd_rockchip_rk3399_sdhci_5_1 *dtplat = &plat->dtplat;
46 host->name = dev->name;
47 host->ioaddr = map_sysmem(dtplat->reg[0], dtplat->reg[1]);
48 max_frequency = dtplat->max_frequency;
49 ret = clk_get_by_index_platdata(dev, 0, dtplat->clocks, &clk);
51 max_frequency = dev_read_u32_default(dev, "max-frequency", 0);
52 ret = clk_get_by_index(dev, 0, &clk);
55 ret = clk_set_rate(&clk, max_frequency);
56 if (IS_ERR_VALUE(ret))
57 printf("%s clk set rate fail!\n", __func__);
59 printf("%s fail to get clk\n", __func__);
62 host->quirks = SDHCI_QUIRK_WAIT_SEND_CMD;
63 host->max_clk = max_frequency;
65 * The sdhci-driver only supports 4bit and 8bit, as sdhci_setup_cfg
66 * doesn't allow us to clear MMC_MODE_4BIT. Consequently, we don't
67 * check for other bus-width values.
69 if (host->bus_width == 8)
70 host->host_caps |= MMC_MODE_8BIT;
72 ret = sdhci_setup_cfg(&plat->cfg, host, 0, EMMC_MIN_FREQ);
74 host->mmc = &plat->mmc;
77 host->mmc->priv = &prv->host;
79 upriv->mmc = host->mmc;
81 return sdhci_probe(dev);
84 static int arasan_sdhci_ofdata_to_platdata(struct udevice *dev)
86 #if !CONFIG_IS_ENABLED(OF_PLATDATA)
87 struct sdhci_host *host = dev_get_priv(dev);
89 host->name = dev->name;
90 host->ioaddr = dev_read_addr_ptr(dev);
91 host->bus_width = dev_read_u32_default(dev, "bus-width", 4);
97 static int rockchip_sdhci_bind(struct udevice *dev)
99 struct rockchip_sdhc_plat *plat = dev_get_platdata(dev);
101 return sdhci_bind(dev, &plat->mmc, &plat->cfg);
104 static const struct udevice_id arasan_sdhci_ids[] = {
105 { .compatible = "arasan,sdhci-5.1" },
109 U_BOOT_DRIVER(arasan_sdhci_drv) = {
110 .name = "rockchip_rk3399_sdhci_5_1",
112 .of_match = arasan_sdhci_ids,
113 .ofdata_to_platdata = arasan_sdhci_ofdata_to_platdata,
115 .bind = rockchip_sdhci_bind,
116 .probe = arasan_sdhci_probe,
117 .priv_auto_alloc_size = sizeof(struct rockchip_sdhc),
118 .platdata_auto_alloc_size = sizeof(struct rockchip_sdhc_plat),