1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
4 * Copyright 2019 NXP Semiconductors
6 * Yangbo Lu <yangbo.lu@nxp.com>
8 * Based vaguely on the pxa mmc code:
10 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
22 #include <power/regulator.h>
24 #include <fsl_esdhc_imx.h>
25 #include <fdt_support.h>
28 #include <asm-generic/gpio.h>
29 #include <dm/pinctrl.h>
31 #if !CONFIG_IS_ENABLED(BLK)
32 #include "mmc_private.h"
35 DECLARE_GLOBAL_DATA_PTR;
37 #define SDHCI_IRQ_EN_BITS (IRQSTATEN_CC | IRQSTATEN_TC | \
39 IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
40 IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
41 IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
43 #define MAX_TUNING_LOOP 40
44 #define ESDHC_DRIVER_STAGE_VALUE 0xffffffff
47 uint dsaddr; /* SDMA system address register */
48 uint blkattr; /* Block attributes register */
49 uint cmdarg; /* Command argument register */
50 uint xfertyp; /* Transfer type register */
51 uint cmdrsp0; /* Command response 0 register */
52 uint cmdrsp1; /* Command response 1 register */
53 uint cmdrsp2; /* Command response 2 register */
54 uint cmdrsp3; /* Command response 3 register */
55 uint datport; /* Buffer data port register */
56 uint prsstat; /* Present state register */
57 uint proctl; /* Protocol control register */
58 uint sysctl; /* System Control Register */
59 uint irqstat; /* Interrupt status register */
60 uint irqstaten; /* Interrupt status enable register */
61 uint irqsigen; /* Interrupt signal enable register */
62 uint autoc12err; /* Auto CMD error status register */
63 uint hostcapblt; /* Host controller capabilities register */
64 uint wml; /* Watermark level register */
65 uint mixctrl; /* For USDHC */
66 char reserved1[4]; /* reserved */
67 uint fevt; /* Force event register */
68 uint admaes; /* ADMA error status register */
69 uint adsaddr; /* ADMA system address register */
73 uint clktunectrlstatus;
81 uint tuning_ctrl; /* on i.MX6/7/8 */
83 uint hostver; /* Host controller version register */
84 char reserved6[4]; /* reserved */
85 uint dmaerraddr; /* DMA error address register */
86 char reserved7[4]; /* reserved */
87 uint dmaerrattr; /* DMA error attribute register */
88 char reserved8[4]; /* reserved */
89 uint hostcapblt2; /* Host controller capabilities register 2 */
90 char reserved9[8]; /* reserved */
91 uint tcr; /* Tuning control register */
92 char reserved10[28]; /* reserved */
93 uint sddirctl; /* SD direction control register */
94 char reserved11[712];/* reserved */
95 uint scr; /* eSDHC control register */
98 struct fsl_esdhc_plat {
99 struct mmc_config cfg;
103 struct esdhc_soc_data {
108 * struct fsl_esdhc_priv
110 * @esdhc_regs: registers of the sdhc controller
111 * @sdhc_clk: Current clk of the sdhc controller
112 * @bus_width: bus width, 1bit, 4bit or 8bit
115 * Following is used when Driver Model is enabled for MMC
116 * @dev: pointer for the device
117 * @non_removable: 0: removable; 1: non-removable
118 * @wp_enable: 1: enable checking wp; 0: no check
119 * @vs18_enable: 1: use 1.8V voltage; 0: use 3.3V
120 * @flags: ESDHC_FLAG_xx in include/fsl_esdhc_imx.h
121 * @caps: controller capabilities
122 * @tuning_step: tuning step setting in tuning_ctrl register
123 * @start_tuning_tap: the start point for tuning in tuning_ctrl register
124 * @strobe_dll_delay_target: settings in strobe_dllctrl
125 * @signal_voltage: indicating the current voltage
126 * @cd_gpio: gpio for card detection
127 * @wp_gpio: gpio for write protection
129 struct fsl_esdhc_priv {
130 struct fsl_esdhc *esdhc_regs;
131 unsigned int sdhc_clk;
135 unsigned int bus_width;
136 #if !CONFIG_IS_ENABLED(BLK)
146 u32 tuning_start_tap;
147 u32 strobe_dll_delay_target;
149 #if CONFIG_IS_ENABLED(DM_REGULATOR)
150 struct udevice *vqmmc_dev;
151 struct udevice *vmmc_dev;
153 #ifdef CONFIG_DM_GPIO
154 struct gpio_desc cd_gpio;
155 struct gpio_desc wp_gpio;
159 /* Return the XFERTYP flags for a given command and data packet */
160 static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
165 xfertyp |= XFERTYP_DPSEL;
166 #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
167 xfertyp |= XFERTYP_DMAEN;
169 if (data->blocks > 1) {
170 xfertyp |= XFERTYP_MSBSEL;
171 xfertyp |= XFERTYP_BCEN;
172 #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
173 xfertyp |= XFERTYP_AC12EN;
177 if (data->flags & MMC_DATA_READ)
178 xfertyp |= XFERTYP_DTDSEL;
181 if (cmd->resp_type & MMC_RSP_CRC)
182 xfertyp |= XFERTYP_CCCEN;
183 if (cmd->resp_type & MMC_RSP_OPCODE)
184 xfertyp |= XFERTYP_CICEN;
185 if (cmd->resp_type & MMC_RSP_136)
186 xfertyp |= XFERTYP_RSPTYP_136;
187 else if (cmd->resp_type & MMC_RSP_BUSY)
188 xfertyp |= XFERTYP_RSPTYP_48_BUSY;
189 else if (cmd->resp_type & MMC_RSP_PRESENT)
190 xfertyp |= XFERTYP_RSPTYP_48;
192 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
193 xfertyp |= XFERTYP_CMDTYP_ABORT;
195 return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
198 #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
200 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
202 static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv,
203 struct mmc_data *data)
205 struct fsl_esdhc *regs = priv->esdhc_regs;
213 if (data->flags & MMC_DATA_READ) {
214 blocks = data->blocks;
217 start = get_timer(0);
218 size = data->blocksize;
219 irqstat = esdhc_read32(®s->irqstat);
220 while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BREN)) {
221 if (get_timer(start) > PIO_TIMEOUT) {
222 printf("\nData Read Failed in PIO Mode.");
226 while (size && (!(irqstat & IRQSTAT_TC))) {
227 udelay(100); /* Wait before last byte transfer complete */
228 irqstat = esdhc_read32(®s->irqstat);
229 databuf = in_le32(®s->datport);
230 *((uint *)buffer) = databuf;
237 blocks = data->blocks;
238 buffer = (char *)data->src;
240 start = get_timer(0);
241 size = data->blocksize;
242 irqstat = esdhc_read32(®s->irqstat);
243 while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BWEN)) {
244 if (get_timer(start) > PIO_TIMEOUT) {
245 printf("\nData Write Failed in PIO Mode.");
249 while (size && (!(irqstat & IRQSTAT_TC))) {
250 udelay(100); /* Wait before last byte transfer complete */
251 databuf = *((uint *)buffer);
254 irqstat = esdhc_read32(®s->irqstat);
255 out_le32(®s->datport, databuf);
263 static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc,
264 struct mmc_data *data)
267 struct fsl_esdhc *regs = priv->esdhc_regs;
268 #if defined(CONFIG_S32V234) || defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
273 wml_value = data->blocksize/4;
275 if (data->flags & MMC_DATA_READ) {
276 if (wml_value > WML_RD_WML_MAX)
277 wml_value = WML_RD_WML_MAX_VAL;
279 esdhc_clrsetbits32(®s->wml, WML_RD_WML_MASK, wml_value);
280 #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
281 #if defined(CONFIG_S32V234) || defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
282 addr = virt_to_phys((void *)(data->dest));
283 if (upper_32_bits(addr))
284 printf("Error found for upper 32 bits\n");
286 esdhc_write32(®s->dsaddr, lower_32_bits(addr));
288 esdhc_write32(®s->dsaddr, (u32)data->dest);
292 #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
293 flush_dcache_range((ulong)data->src,
294 (ulong)data->src+data->blocks
297 if (wml_value > WML_WR_WML_MAX)
298 wml_value = WML_WR_WML_MAX_VAL;
299 if (priv->wp_enable) {
300 if ((esdhc_read32(®s->prsstat) &
301 PRSSTAT_WPSPL) == 0) {
302 printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
306 #ifdef CONFIG_DM_GPIO
307 if (dm_gpio_is_valid(&priv->wp_gpio) && dm_gpio_get_value(&priv->wp_gpio)) {
308 printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
314 esdhc_clrsetbits32(®s->wml, WML_WR_WML_MASK,
316 #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
317 #if defined(CONFIG_S32V234) || defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
318 addr = virt_to_phys((void *)(data->src));
319 if (upper_32_bits(addr))
320 printf("Error found for upper 32 bits\n");
322 esdhc_write32(®s->dsaddr, lower_32_bits(addr));
324 esdhc_write32(®s->dsaddr, (u32)data->src);
329 esdhc_write32(®s->blkattr, data->blocks << 16 | data->blocksize);
331 /* Calculate the timeout period for data transactions */
333 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
334 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
335 * So, Number of SD Clock cycles for 0.25sec should be minimum
336 * (SD Clock/sec * 0.25 sec) SD Clock cycles
337 * = (mmc->clock * 1/4) SD Clock cycles
339 * => (2^(timeout+13)) >= mmc->clock * 1/4
340 * Taking log2 both the sides
341 * => timeout + 13 >= log2(mmc->clock/4)
342 * Rounding up to next power of 2
343 * => timeout + 13 = log2(mmc->clock/4) + 1
344 * => timeout + 13 = fls(mmc->clock/4)
346 * However, the MMC spec "It is strongly recommended for hosts to
347 * implement more than 500ms timeout value even if the card
348 * indicates the 250ms maximum busy length." Even the previous
349 * value of 300ms is known to be insufficient for some cards.
351 * => timeout + 13 = fls(mmc->clock/2)
353 timeout = fls(mmc->clock/2);
362 #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
363 if ((timeout == 4) || (timeout == 8) || (timeout == 12))
367 #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
370 esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
375 static void check_and_invalidate_dcache_range
376 (struct mmc_cmd *cmd,
377 struct mmc_data *data) {
380 unsigned size = roundup(ARCH_DMA_MINALIGN,
381 data->blocks*data->blocksize);
382 #if defined(CONFIG_S32V234) || defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
385 addr = virt_to_phys((void *)(data->dest));
386 if (upper_32_bits(addr))
387 printf("Error found for upper 32 bits\n");
389 start = lower_32_bits(addr);
391 start = (unsigned)data->dest;
394 invalidate_dcache_range(start, end);
397 #ifdef CONFIG_MCF5441x
399 * Swaps 32-bit words to little-endian byte order.
401 static inline void sd_swap_dma_buff(struct mmc_data *data)
403 int i, size = data->blocksize >> 2;
404 u32 *buffer = (u32 *)data->dest;
407 while (data->blocks--) {
408 for (i = 0; i < size; i++) {
409 sw = __sw32(*buffer);
417 * Sends a command out on the bus. Takes the mmc pointer,
418 * a command pointer, and an optional data pointer.
420 static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc,
421 struct mmc_cmd *cmd, struct mmc_data *data)
426 u32 flags = IRQSTAT_CC | IRQSTAT_CTOE;
427 struct fsl_esdhc *regs = priv->esdhc_regs;
430 #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
431 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
435 esdhc_write32(®s->irqstat, -1);
439 /* Wait for the bus to be idle */
440 while ((esdhc_read32(®s->prsstat) & PRSSTAT_CICHB) ||
441 (esdhc_read32(®s->prsstat) & PRSSTAT_CIDHB))
444 while (esdhc_read32(®s->prsstat) & PRSSTAT_DLA)
447 /* Wait at least 8 SD clock cycles before the next command */
449 * Note: This is way more than 8 cycles, but 1ms seems to
450 * resolve timing issues with some cards
454 /* Set up for a data transfer if we have one */
456 err = esdhc_setup_data(priv, mmc, data);
460 if (data->flags & MMC_DATA_READ)
461 check_and_invalidate_dcache_range(cmd, data);
464 /* Figure out the transfer arguments */
465 xfertyp = esdhc_xfertyp(cmd, data);
468 esdhc_write32(®s->irqsigen, 0);
470 /* Send the command */
471 esdhc_write32(®s->cmdarg, cmd->cmdarg);
472 #if defined(CONFIG_FSL_USDHC)
473 esdhc_write32(®s->mixctrl,
474 (esdhc_read32(®s->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
475 | (mmc->ddr_mode ? XFERTYP_DDREN : 0));
476 esdhc_write32(®s->xfertyp, xfertyp & 0xFFFF0000);
478 esdhc_write32(®s->xfertyp, xfertyp);
481 if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK) ||
482 (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200))
485 /* Wait for the command to complete */
486 start = get_timer(0);
487 while (!(esdhc_read32(®s->irqstat) & flags)) {
488 if (get_timer(start) > 1000) {
494 irqstat = esdhc_read32(®s->irqstat);
496 if (irqstat & CMD_ERR) {
501 if (irqstat & IRQSTAT_CTOE) {
506 /* Switch voltage to 1.8V if CMD11 succeeded */
507 if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
508 esdhc_setbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT);
510 printf("Run CMD11 1.8V switch\n");
511 /* Sleep for 5 ms - max time for card to switch to 1.8V */
515 /* Workaround for ESDHC errata ENGcm03648 */
516 if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
519 /* Poll on DATA0 line for cmd with busy signal for 5000 ms */
520 while (timeout > 0 && !(esdhc_read32(®s->prsstat) &
527 printf("Timeout waiting for DAT0 to go high!\n");
533 /* Copy the response to the response buffer */
534 if (cmd->resp_type & MMC_RSP_136) {
535 u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
537 cmdrsp3 = esdhc_read32(®s->cmdrsp3);
538 cmdrsp2 = esdhc_read32(®s->cmdrsp2);
539 cmdrsp1 = esdhc_read32(®s->cmdrsp1);
540 cmdrsp0 = esdhc_read32(®s->cmdrsp0);
541 cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
542 cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
543 cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
544 cmd->response[3] = (cmdrsp0 << 8);
546 cmd->response[0] = esdhc_read32(®s->cmdrsp0);
548 /* Wait until all of the blocks are transferred */
550 #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
551 esdhc_pio_read_write(priv, data);
553 flags = DATA_COMPLETE;
554 if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK) ||
555 (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)) {
560 irqstat = esdhc_read32(®s->irqstat);
562 if (irqstat & IRQSTAT_DTOE) {
567 if (irqstat & DATA_ERR) {
571 } while ((irqstat & flags) != flags);
574 * Need invalidate the dcache here again to avoid any
575 * cache-fill during the DMA operations such as the
576 * speculative pre-fetching etc.
578 if (data->flags & MMC_DATA_READ) {
579 check_and_invalidate_dcache_range(cmd, data);
580 #ifdef CONFIG_MCF5441x
581 sd_swap_dma_buff(data);
588 /* Reset CMD and DATA portions on error */
590 esdhc_write32(®s->sysctl, esdhc_read32(®s->sysctl) |
592 while (esdhc_read32(®s->sysctl) & SYSCTL_RSTC)
596 esdhc_write32(®s->sysctl,
597 esdhc_read32(®s->sysctl) |
599 while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTD))
603 /* If this was CMD11, then notify that power cycle is needed */
604 if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
605 printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
608 esdhc_write32(®s->irqstat, -1);
613 static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock)
615 struct fsl_esdhc *regs = priv->esdhc_regs;
619 /* For i.MX53 eSDHCv3, SYSCTL.SDCLKFS may not be set to 0. */
620 int pre_div = (regs == (struct fsl_esdhc *)MMC_SDHC3_BASE_ADDR) ? 2 : 1;
627 int ddr_pre_div = mmc->ddr_mode ? 2 : 1;
628 int sdhc_clk = priv->sdhc_clk;
631 while (sdhc_clk / (16 * pre_div * ddr_pre_div) > clock && pre_div < 256)
634 while (sdhc_clk / (div * pre_div * ddr_pre_div) > clock && div < 16)
640 clk = (pre_div << 8) | (div << 4);
642 #ifdef CONFIG_FSL_USDHC
643 esdhc_clrbits32(®s->vendorspec, VENDORSPEC_CKEN);
645 esdhc_clrbits32(®s->sysctl, SYSCTL_CKEN);
648 esdhc_clrsetbits32(®s->sysctl, SYSCTL_CLOCK_MASK, clk);
652 #ifdef CONFIG_FSL_USDHC
653 esdhc_setbits32(®s->vendorspec, VENDORSPEC_PEREN | VENDORSPEC_CKEN);
655 esdhc_setbits32(®s->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
661 #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
662 static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable)
664 struct fsl_esdhc *regs = priv->esdhc_regs;
668 value = esdhc_read32(®s->sysctl);
671 value |= SYSCTL_CKEN;
673 value &= ~SYSCTL_CKEN;
675 esdhc_write32(®s->sysctl, value);
678 value = PRSSTAT_SDSTB;
679 while (!(esdhc_read32(®s->prsstat) & value)) {
681 printf("fsl_esdhc: Internal clock never stabilised.\n");
690 #ifdef MMC_SUPPORTS_TUNING
691 static int esdhc_change_pinstate(struct udevice *dev)
693 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
696 switch (priv->mode) {
699 ret = pinctrl_select_state(dev, "state_100mhz");
705 ret = pinctrl_select_state(dev, "state_200mhz");
708 ret = pinctrl_select_state(dev, "default");
713 printf("%s %d error\n", __func__, priv->mode);
718 static void esdhc_reset_tuning(struct mmc *mmc)
720 struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
721 struct fsl_esdhc *regs = priv->esdhc_regs;
723 if (priv->flags & ESDHC_FLAG_USDHC) {
724 if (priv->flags & ESDHC_FLAG_STD_TUNING) {
725 esdhc_clrbits32(®s->autoc12err,
726 MIX_CTRL_SMPCLK_SEL |
732 static void esdhc_set_strobe_dll(struct mmc *mmc)
734 struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
735 struct fsl_esdhc *regs = priv->esdhc_regs;
738 if (priv->clock > ESDHC_STROBE_DLL_CLK_FREQ) {
739 writel(ESDHC_STROBE_DLL_CTRL_RESET, ®s->strobe_dllctrl);
742 * enable strobe dll ctrl and adjust the delay target
743 * for the uSDHC loopback read clock
745 val = ESDHC_STROBE_DLL_CTRL_ENABLE |
746 (priv->strobe_dll_delay_target <<
747 ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
748 writel(val, ®s->strobe_dllctrl);
749 /* wait 1us to make sure strobe dll status register stable */
751 val = readl(®s->strobe_dllstat);
752 if (!(val & ESDHC_STROBE_DLL_STS_REF_LOCK))
753 pr_warn("HS400 strobe DLL status REF not lock!\n");
754 if (!(val & ESDHC_STROBE_DLL_STS_SLV_LOCK))
755 pr_warn("HS400 strobe DLL status SLV not lock!\n");
759 static int esdhc_set_timing(struct mmc *mmc)
761 struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
762 struct fsl_esdhc *regs = priv->esdhc_regs;
765 mixctrl = readl(®s->mixctrl);
766 mixctrl &= ~(MIX_CTRL_DDREN | MIX_CTRL_HS400_EN);
768 switch (mmc->selected_mode) {
771 esdhc_reset_tuning(mmc);
772 writel(mixctrl, ®s->mixctrl);
776 mixctrl |= MIX_CTRL_DDREN | MIX_CTRL_HS400_EN;
777 writel(mixctrl, ®s->mixctrl);
778 esdhc_set_strobe_dll(mmc);
788 writel(mixctrl, ®s->mixctrl);
792 mixctrl |= MIX_CTRL_DDREN;
793 writel(mixctrl, ®s->mixctrl);
796 printf("Not supported %d\n", mmc->selected_mode);
800 priv->mode = mmc->selected_mode;
802 return esdhc_change_pinstate(mmc->dev);
805 static int esdhc_set_voltage(struct mmc *mmc)
807 struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
808 struct fsl_esdhc *regs = priv->esdhc_regs;
811 priv->signal_voltage = mmc->signal_voltage;
812 switch (mmc->signal_voltage) {
813 case MMC_SIGNAL_VOLTAGE_330:
814 if (priv->vs18_enable)
816 #if CONFIG_IS_ENABLED(DM_REGULATOR)
817 if (!IS_ERR_OR_NULL(priv->vqmmc_dev)) {
818 ret = regulator_set_value(priv->vqmmc_dev, 3300000);
820 printf("Setting to 3.3V error");
828 esdhc_clrbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT);
829 if (!(esdhc_read32(®s->vendorspec) &
830 ESDHC_VENDORSPEC_VSELECT))
834 case MMC_SIGNAL_VOLTAGE_180:
835 #if CONFIG_IS_ENABLED(DM_REGULATOR)
836 if (!IS_ERR_OR_NULL(priv->vqmmc_dev)) {
837 ret = regulator_set_value(priv->vqmmc_dev, 1800000);
839 printf("Setting to 1.8V error");
844 esdhc_setbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT);
845 if (esdhc_read32(®s->vendorspec) & ESDHC_VENDORSPEC_VSELECT)
849 case MMC_SIGNAL_VOLTAGE_120:
856 static void esdhc_stop_tuning(struct mmc *mmc)
860 cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
862 cmd.resp_type = MMC_RSP_R1b;
864 dm_mmc_send_cmd(mmc->dev, &cmd, NULL);
867 static int fsl_esdhc_execute_tuning(struct udevice *dev, uint32_t opcode)
869 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
870 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
871 struct fsl_esdhc *regs = priv->esdhc_regs;
872 struct mmc *mmc = &plat->mmc;
873 u32 irqstaten = readl(®s->irqstaten);
874 u32 irqsigen = readl(®s->irqsigen);
875 int i, ret = -ETIMEDOUT;
878 /* clock tuning is not needed for upto 52MHz */
879 if (mmc->clock <= 52000000)
882 /* This is readw/writew SDHCI_HOST_CONTROL2 when tuning */
883 if (priv->flags & ESDHC_FLAG_STD_TUNING) {
884 val = readl(®s->autoc12err);
885 mixctrl = readl(®s->mixctrl);
886 val &= ~MIX_CTRL_SMPCLK_SEL;
887 mixctrl &= ~(MIX_CTRL_FBCLK_SEL | MIX_CTRL_AUTO_TUNE_EN);
889 val |= MIX_CTRL_EXE_TUNE;
890 mixctrl |= MIX_CTRL_FBCLK_SEL | MIX_CTRL_AUTO_TUNE_EN;
892 writel(val, ®s->autoc12err);
893 writel(mixctrl, ®s->mixctrl);
896 /* sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE); */
897 mixctrl = readl(®s->mixctrl);
898 mixctrl = MIX_CTRL_DTDSEL_READ | (mixctrl & ~MIX_CTRL_SDHCI_MASK);
899 writel(mixctrl, ®s->mixctrl);
901 writel(IRQSTATEN_BRR, ®s->irqstaten);
902 writel(IRQSTATEN_BRR, ®s->irqsigen);
905 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
906 * of loops reaches 40 times.
908 for (i = 0; i < MAX_TUNING_LOOP; i++) {
911 if (opcode == MMC_CMD_SEND_TUNING_BLOCK_HS200) {
912 if (mmc->bus_width == 8)
913 writel(0x7080, ®s->blkattr);
914 else if (mmc->bus_width == 4)
915 writel(0x7040, ®s->blkattr);
917 writel(0x7040, ®s->blkattr);
920 /* sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE) */
921 val = readl(®s->mixctrl);
922 val = MIX_CTRL_DTDSEL_READ | (val & ~MIX_CTRL_SDHCI_MASK);
923 writel(val, ®s->mixctrl);
925 /* We are using STD tuning, no need to check return value */
926 mmc_send_tuning(mmc, opcode, NULL);
928 ctrl = readl(®s->autoc12err);
929 if ((!(ctrl & MIX_CTRL_EXE_TUNE)) &&
930 (ctrl & MIX_CTRL_SMPCLK_SEL)) {
932 * need to wait some time, make sure sd/mmc fininsh
933 * send out tuning data, otherwise, the sd/mmc can't
934 * response to any command when the card still out
935 * put the tuning data.
942 /* Add 1ms delay for SD and eMMC */
946 writel(irqstaten, ®s->irqstaten);
947 writel(irqsigen, ®s->irqsigen);
949 esdhc_stop_tuning(mmc);
955 static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
957 struct fsl_esdhc *regs = priv->esdhc_regs;
958 int ret __maybe_unused;
961 #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
962 /* Select to use peripheral clock */
963 esdhc_clock_control(priv, false);
964 esdhc_setbits32(®s->scr, ESDHCCTL_PCS);
965 esdhc_clock_control(priv, true);
967 /* Set the clock speed */
969 if (clock < mmc->cfg->f_min)
970 clock = mmc->cfg->f_min;
972 if (priv->clock != clock)
973 set_sysctl(priv, mmc, clock);
975 #ifdef MMC_SUPPORTS_TUNING
976 if (mmc->clk_disable) {
977 #ifdef CONFIG_FSL_USDHC
978 esdhc_clrbits32(®s->vendorspec, VENDORSPEC_CKEN);
980 esdhc_clrbits32(®s->sysctl, SYSCTL_CKEN);
983 #ifdef CONFIG_FSL_USDHC
984 esdhc_setbits32(®s->vendorspec, VENDORSPEC_PEREN |
987 esdhc_setbits32(®s->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
991 if (priv->mode != mmc->selected_mode) {
992 ret = esdhc_set_timing(mmc);
994 printf("esdhc_set_timing error %d\n", ret);
999 if (priv->signal_voltage != mmc->signal_voltage) {
1000 ret = esdhc_set_voltage(mmc);
1002 printf("esdhc_set_voltage error %d\n", ret);
1008 /* Set the bus width */
1009 esdhc_clrbits32(®s->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
1011 if (mmc->bus_width == 4)
1012 esdhc_setbits32(®s->proctl, PROCTL_DTW_4);
1013 else if (mmc->bus_width == 8)
1014 esdhc_setbits32(®s->proctl, PROCTL_DTW_8);
1019 static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
1021 struct fsl_esdhc *regs = priv->esdhc_regs;
1024 /* Reset the entire host controller */
1025 esdhc_setbits32(®s->sysctl, SYSCTL_RSTA);
1027 /* Wait until the controller is available */
1028 start = get_timer(0);
1029 while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA)) {
1030 if (get_timer(start) > 1000)
1034 #if defined(CONFIG_FSL_USDHC)
1035 /* RSTA doesn't reset MMC_BOOT register, so manually reset it */
1036 esdhc_write32(®s->mmcboot, 0x0);
1037 /* Reset MIX_CTRL and CLK_TUNE_CTRL_STATUS regs to 0 */
1038 esdhc_write32(®s->mixctrl, 0x0);
1039 esdhc_write32(®s->clktunectrlstatus, 0x0);
1041 /* Put VEND_SPEC to default value */
1042 if (priv->vs18_enable)
1043 esdhc_write32(®s->vendorspec, (VENDORSPEC_INIT |
1044 ESDHC_VENDORSPEC_VSELECT));
1046 esdhc_write32(®s->vendorspec, VENDORSPEC_INIT);
1048 /* Disable DLL_CTRL delay line */
1049 esdhc_write32(®s->dllctrl, 0x0);
1053 /* Enable cache snooping */
1054 esdhc_write32(®s->scr, 0x00000040);
1057 #ifndef CONFIG_FSL_USDHC
1058 esdhc_setbits32(®s->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
1060 esdhc_setbits32(®s->vendorspec, VENDORSPEC_HCKEN | VENDORSPEC_IPGEN);
1063 /* Set the initial clock speed */
1064 mmc_set_clock(mmc, 400000, MMC_CLK_ENABLE);
1066 /* Disable the BRR and BWR bits in IRQSTAT */
1067 esdhc_clrbits32(®s->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
1069 #ifdef CONFIG_MCF5441x
1070 esdhc_write32(®s->proctl, PROCTL_INIT | PROCTL_D3CD);
1072 /* Put the PROCTL reg back to the default */
1073 esdhc_write32(®s->proctl, PROCTL_INIT);
1076 /* Set timout to the maximum value */
1077 esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
1082 static int esdhc_getcd_common(struct fsl_esdhc_priv *priv)
1084 struct fsl_esdhc *regs = priv->esdhc_regs;
1087 #ifdef CONFIG_ESDHC_DETECT_QUIRK
1088 if (CONFIG_ESDHC_DETECT_QUIRK)
1092 #if CONFIG_IS_ENABLED(DM_MMC)
1093 if (priv->non_removable)
1095 #ifdef CONFIG_DM_GPIO
1096 if (dm_gpio_is_valid(&priv->cd_gpio))
1097 return dm_gpio_get_value(&priv->cd_gpio);
1101 while (!(esdhc_read32(®s->prsstat) & PRSSTAT_CINS) && --timeout)
1107 static int esdhc_reset(struct fsl_esdhc *regs)
1111 /* reset the controller */
1112 esdhc_setbits32(®s->sysctl, SYSCTL_RSTA);
1114 /* hardware clears the bit when it is done */
1115 start = get_timer(0);
1116 while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA)) {
1117 if (get_timer(start) > 100) {
1118 printf("MMC/SD: Reset never completed.\n");
1126 #if !CONFIG_IS_ENABLED(DM_MMC)
1127 static int esdhc_getcd(struct mmc *mmc)
1129 struct fsl_esdhc_priv *priv = mmc->priv;
1131 return esdhc_getcd_common(priv);
1134 static int esdhc_init(struct mmc *mmc)
1136 struct fsl_esdhc_priv *priv = mmc->priv;
1138 return esdhc_init_common(priv, mmc);
1141 static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
1142 struct mmc_data *data)
1144 struct fsl_esdhc_priv *priv = mmc->priv;
1146 return esdhc_send_cmd_common(priv, mmc, cmd, data);
1149 static int esdhc_set_ios(struct mmc *mmc)
1151 struct fsl_esdhc_priv *priv = mmc->priv;
1153 return esdhc_set_ios_common(priv, mmc);
1156 static const struct mmc_ops esdhc_ops = {
1157 .getcd = esdhc_getcd,
1159 .send_cmd = esdhc_send_cmd,
1160 .set_ios = esdhc_set_ios,
1164 static int fsl_esdhc_init(struct fsl_esdhc_priv *priv,
1165 struct fsl_esdhc_plat *plat)
1167 struct mmc_config *cfg;
1168 struct fsl_esdhc *regs;
1169 u32 caps, voltage_caps;
1175 regs = priv->esdhc_regs;
1177 /* First reset the eSDHC controller */
1178 ret = esdhc_reset(regs);
1182 #ifdef CONFIG_MCF5441x
1183 /* ColdFire, using SDHC_DATA[3] for card detection */
1184 esdhc_write32(®s->proctl, PROCTL_INIT | PROCTL_D3CD);
1187 #ifndef CONFIG_FSL_USDHC
1188 esdhc_setbits32(®s->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
1189 | SYSCTL_IPGEN | SYSCTL_CKEN);
1190 /* Clearing tuning bits in case ROM has set it already */
1191 esdhc_write32(®s->mixctrl, 0);
1192 esdhc_write32(®s->autoc12err, 0);
1193 esdhc_write32(®s->clktunectrlstatus, 0);
1195 esdhc_setbits32(®s->vendorspec, VENDORSPEC_PEREN |
1196 VENDORSPEC_HCKEN | VENDORSPEC_IPGEN | VENDORSPEC_CKEN);
1199 if (priv->vs18_enable)
1200 esdhc_setbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT);
1202 writel(SDHCI_IRQ_EN_BITS, ®s->irqstaten);
1204 #ifndef CONFIG_DM_MMC
1205 memset(cfg, '\0', sizeof(*cfg));
1209 caps = esdhc_read32(®s->hostcapblt);
1211 #ifdef CONFIG_MCF5441x
1213 * MCF5441x RM declares in more points that sdhc clock speed must
1214 * never exceed 25 Mhz. From this, the HS bit needs to be disabled
1215 * from host capabilities.
1217 caps &= ~ESDHC_HOSTCAPBLT_HSS;
1220 #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
1221 caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
1222 ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
1225 /* T4240 host controller capabilities register should have VS33 bit */
1226 #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
1227 caps = caps | ESDHC_HOSTCAPBLT_VS33;
1230 if (caps & ESDHC_HOSTCAPBLT_VS18)
1231 voltage_caps |= MMC_VDD_165_195;
1232 if (caps & ESDHC_HOSTCAPBLT_VS30)
1233 voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
1234 if (caps & ESDHC_HOSTCAPBLT_VS33)
1235 voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
1237 cfg->name = "FSL_SDHC";
1238 #if !CONFIG_IS_ENABLED(DM_MMC)
1239 cfg->ops = &esdhc_ops;
1241 #ifdef CONFIG_SYS_SD_VOLTAGE
1242 cfg->voltages = CONFIG_SYS_SD_VOLTAGE;
1244 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
1246 if ((cfg->voltages & voltage_caps) == 0) {
1247 printf("voltage not supported by controller\n");
1251 if (priv->bus_width == 8)
1252 cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
1253 else if (priv->bus_width == 4)
1254 cfg->host_caps = MMC_MODE_4BIT;
1256 cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
1257 #ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
1258 cfg->host_caps |= MMC_MODE_DDR_52MHz;
1261 if (priv->bus_width > 0) {
1262 if (priv->bus_width < 8)
1263 cfg->host_caps &= ~MMC_MODE_8BIT;
1264 if (priv->bus_width < 4)
1265 cfg->host_caps &= ~MMC_MODE_4BIT;
1268 if (caps & ESDHC_HOSTCAPBLT_HSS)
1269 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
1271 #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
1272 if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
1273 cfg->host_caps &= ~MMC_MODE_8BIT;
1276 cfg->host_caps |= priv->caps;
1278 cfg->f_min = 400000;
1279 cfg->f_max = min(priv->sdhc_clk, (u32)200000000);
1281 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
1283 writel(0, ®s->dllctrl);
1284 if (priv->flags & ESDHC_FLAG_USDHC) {
1285 if (priv->flags & ESDHC_FLAG_STD_TUNING) {
1286 u32 val = readl(®s->tuning_ctrl);
1288 val |= ESDHC_STD_TUNING_EN;
1289 val &= ~ESDHC_TUNING_START_TAP_MASK;
1290 val |= priv->tuning_start_tap;
1291 val &= ~ESDHC_TUNING_STEP_MASK;
1292 val |= (priv->tuning_step) << ESDHC_TUNING_STEP_SHIFT;
1293 writel(val, ®s->tuning_ctrl);
1300 #if !CONFIG_IS_ENABLED(DM_MMC)
1301 static int fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg *cfg,
1302 struct fsl_esdhc_priv *priv)
1307 priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
1308 priv->bus_width = cfg->max_bus_width;
1309 priv->sdhc_clk = cfg->sdhc_clk;
1310 priv->wp_enable = cfg->wp_enable;
1311 priv->vs18_enable = cfg->vs18_enable;
1316 int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
1318 struct fsl_esdhc_plat *plat;
1319 struct fsl_esdhc_priv *priv;
1326 priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
1329 plat = calloc(sizeof(struct fsl_esdhc_plat), 1);
1335 ret = fsl_esdhc_cfg_to_priv(cfg, priv);
1337 debug("%s xlate failure\n", __func__);
1343 ret = fsl_esdhc_init(priv, plat);
1345 debug("%s init failure\n", __func__);
1351 mmc = mmc_create(&plat->cfg, priv);
1360 int fsl_esdhc_mmc_init(bd_t *bis)
1362 struct fsl_esdhc_cfg *cfg;
1364 cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
1365 cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
1366 cfg->sdhc_clk = gd->arch.sdhc_clk;
1367 return fsl_esdhc_initialize(bis, cfg);
1371 #ifdef CONFIG_OF_LIBFDT
1372 __weak int esdhc_status_fixup(void *blob, const char *compat)
1374 #ifdef CONFIG_FSL_ESDHC_PIN_MUX
1375 if (!hwconfig("esdhc")) {
1376 do_fixup_by_compat(blob, compat, "status", "disabled",
1377 sizeof("disabled"), 1);
1384 void fdt_fixup_esdhc(void *blob, bd_t *bd)
1386 const char *compat = "fsl,esdhc";
1388 if (esdhc_status_fixup(blob, compat))
1391 #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
1392 do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
1393 gd->arch.sdhc_clk, 1);
1395 do_fixup_by_compat_u32(blob, compat, "clock-frequency",
1396 gd->arch.sdhc_clk, 1);
1401 #if CONFIG_IS_ENABLED(DM_MMC)
1402 #include <asm/arch/clock.h>
1403 __weak void init_clk_usdhc(u32 index)
1407 static int fsl_esdhc_probe(struct udevice *dev)
1409 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
1410 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1411 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1412 const void *fdt = gd->fdt_blob;
1413 int node = dev_of_offset(dev);
1414 struct esdhc_soc_data *data =
1415 (struct esdhc_soc_data *)dev_get_driver_data(dev);
1416 #if CONFIG_IS_ENABLED(DM_REGULATOR)
1417 struct udevice *vqmmc_dev;
1422 #if !CONFIG_IS_ENABLED(BLK)
1423 struct blk_desc *bdesc;
1427 addr = dev_read_addr(dev);
1428 if (addr == FDT_ADDR_T_NONE)
1430 priv->esdhc_regs = (struct fsl_esdhc *)addr;
1434 priv->flags = data->flags;
1436 val = dev_read_u32_default(dev, "bus-width", -1);
1438 priv->bus_width = 8;
1440 priv->bus_width = 4;
1442 priv->bus_width = 1;
1444 val = fdtdec_get_int(fdt, node, "fsl,tuning-step", 1);
1445 priv->tuning_step = val;
1446 val = fdtdec_get_int(fdt, node, "fsl,tuning-start-tap",
1447 ESDHC_TUNING_START_TAP_DEFAULT);
1448 priv->tuning_start_tap = val;
1449 val = fdtdec_get_int(fdt, node, "fsl,strobe-dll-delay-target",
1450 ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_DEFAULT);
1451 priv->strobe_dll_delay_target = val;
1453 if (dev_read_bool(dev, "non-removable")) {
1454 priv->non_removable = 1;
1456 priv->non_removable = 0;
1457 #ifdef CONFIG_DM_GPIO
1458 gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
1463 if (dev_read_prop(dev, "fsl,wp-controller", NULL)) {
1464 priv->wp_enable = 1;
1466 priv->wp_enable = 0;
1467 #ifdef CONFIG_DM_GPIO
1468 gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio,
1473 priv->vs18_enable = 0;
1475 #if CONFIG_IS_ENABLED(DM_REGULATOR)
1477 * If emmc I/O has a fixed voltage at 1.8V, this must be provided,
1478 * otherwise, emmc will work abnormally.
1480 ret = device_get_supply_regulator(dev, "vqmmc-supply", &vqmmc_dev);
1482 dev_dbg(dev, "no vqmmc-supply\n");
1484 ret = regulator_set_enable(vqmmc_dev, true);
1486 dev_err(dev, "fail to enable vqmmc-supply\n");
1490 if (regulator_get_value(vqmmc_dev) == 1800000)
1491 priv->vs18_enable = 1;
1497 * Because lack of clk driver, if SDHC clk is not enabled,
1498 * need to enable it first before this driver is invoked.
1500 * we use MXC_ESDHC_CLK to get clk freq.
1501 * If one would like to make this function work,
1502 * the aliases should be provided in dts as this:
1510 * Then if your board only supports mmc2 and mmc3, but we can
1511 * correctly get the seq as 2 and 3, then let mxc_get_clock
1515 init_clk_usdhc(dev->seq);
1517 if (CONFIG_IS_ENABLED(CLK)) {
1518 /* Assigned clock already set clock */
1519 ret = clk_get_by_name(dev, "per", &priv->per_clk);
1521 printf("Failed to get per_clk\n");
1524 ret = clk_enable(&priv->per_clk);
1526 printf("Failed to enable per_clk\n");
1530 priv->sdhc_clk = clk_get_rate(&priv->per_clk);
1532 priv->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK + dev->seq);
1533 if (priv->sdhc_clk <= 0) {
1534 dev_err(dev, "Unable to get clk for %s\n", dev->name);
1539 ret = fsl_esdhc_init(priv, plat);
1541 dev_err(dev, "fsl_esdhc_init failure\n");
1545 ret = mmc_of_parse(dev, &plat->cfg);
1550 mmc->cfg = &plat->cfg;
1552 #if !CONFIG_IS_ENABLED(BLK)
1555 /* Setup dsr related values */
1557 mmc->dsr = ESDHC_DRIVER_STAGE_VALUE;
1558 /* Setup the universal parts of the block interface just once */
1559 bdesc = mmc_get_blk_desc(mmc);
1560 bdesc->if_type = IF_TYPE_MMC;
1561 bdesc->removable = 1;
1562 bdesc->devnum = mmc_get_next_devnum();
1563 bdesc->block_read = mmc_bread;
1564 bdesc->block_write = mmc_bwrite;
1565 bdesc->block_erase = mmc_berase;
1567 /* setup initial part type */
1568 bdesc->part_type = mmc->cfg->part_type;
1574 return esdhc_init_common(priv, mmc);
1577 #if CONFIG_IS_ENABLED(DM_MMC)
1578 static int fsl_esdhc_get_cd(struct udevice *dev)
1580 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1582 return esdhc_getcd_common(priv);
1585 static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
1586 struct mmc_data *data)
1588 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1589 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1591 return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data);
1594 static int fsl_esdhc_set_ios(struct udevice *dev)
1596 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1597 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1599 return esdhc_set_ios_common(priv, &plat->mmc);
1602 #if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
1603 static int fsl_esdhc_set_enhanced_strobe(struct udevice *dev)
1605 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1606 struct fsl_esdhc *regs = priv->esdhc_regs;
1609 m = readl(®s->mixctrl);
1610 m |= MIX_CTRL_HS400_ES;
1611 writel(m, ®s->mixctrl);
1617 static const struct dm_mmc_ops fsl_esdhc_ops = {
1618 .get_cd = fsl_esdhc_get_cd,
1619 .send_cmd = fsl_esdhc_send_cmd,
1620 .set_ios = fsl_esdhc_set_ios,
1621 #ifdef MMC_SUPPORTS_TUNING
1622 .execute_tuning = fsl_esdhc_execute_tuning,
1624 #if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
1625 .set_enhanced_strobe = fsl_esdhc_set_enhanced_strobe,
1630 static struct esdhc_soc_data usdhc_imx7d_data = {
1631 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
1632 | ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
1636 static struct esdhc_soc_data usdhc_imx8qm_data = {
1637 .flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING |
1638 ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200 |
1639 ESDHC_FLAG_HS400 | ESDHC_FLAG_HS400_ES,
1642 static const struct udevice_id fsl_esdhc_ids[] = {
1643 { .compatible = "fsl,imx53-esdhc", },
1644 { .compatible = "fsl,imx6ul-usdhc", },
1645 { .compatible = "fsl,imx6sx-usdhc", },
1646 { .compatible = "fsl,imx6sl-usdhc", },
1647 { .compatible = "fsl,imx6q-usdhc", },
1648 { .compatible = "fsl,imx7d-usdhc", .data = (ulong)&usdhc_imx7d_data,},
1649 { .compatible = "fsl,imx7ulp-usdhc", },
1650 { .compatible = "fsl,imx8qm-usdhc", .data = (ulong)&usdhc_imx8qm_data,},
1651 { .compatible = "fsl,imx8mm-usdhc", .data = (ulong)&usdhc_imx8qm_data,},
1652 { .compatible = "fsl,imx8mn-usdhc", .data = (ulong)&usdhc_imx8qm_data,},
1653 { .compatible = "fsl,imx8mq-usdhc", .data = (ulong)&usdhc_imx8qm_data,},
1654 { .compatible = "fsl,esdhc", },
1658 #if CONFIG_IS_ENABLED(BLK)
1659 static int fsl_esdhc_bind(struct udevice *dev)
1661 struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1663 return mmc_bind(dev, &plat->mmc, &plat->cfg);
1667 U_BOOT_DRIVER(fsl_esdhc) = {
1668 .name = "fsl-esdhc-mmc",
1670 .of_match = fsl_esdhc_ids,
1671 .ops = &fsl_esdhc_ops,
1672 #if CONFIG_IS_ENABLED(BLK)
1673 .bind = fsl_esdhc_bind,
1675 .probe = fsl_esdhc_probe,
1676 .platdata_auto_alloc_size = sizeof(struct fsl_esdhc_plat),
1677 .priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),