1 // SPDX-License-Identifier: GPL-2.0+
3 * Freescale i.MX28 OCOTP Driver
5 * Copyright (C) 2014 Marek Vasut <marex@denx.de>
7 * Note: The i.MX23/i.MX28 OCOTP block is a predecessor to the OCOTP block
8 * used in i.MX6 . While these blocks are very similar at the first
9 * glance, by digging deeper, one will notice differences (like the
10 * tight dependence on MXS power block, some completely new registers
11 * etc.) which would make common driver an ifdef nightmare :-(
16 #include <linux/errno.h>
18 #include <asm/arch/clock.h>
19 #include <asm/arch/imx-regs.h>
20 #include <asm/arch/sys_proto.h>
22 #define MXS_OCOTP_TIMEOUT 100000
24 static struct mxs_ocotp_regs *ocotp_regs =
25 (struct mxs_ocotp_regs *)MXS_OCOTP_BASE;
26 static struct mxs_power_regs *power_regs =
27 (struct mxs_power_regs *)MXS_POWER_BASE;
28 static struct mxs_clkctrl_regs *clkctrl_regs =
29 (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
31 static int mxs_ocotp_wait_busy_clear(void)
34 int timeout = MXS_OCOTP_TIMEOUT;
37 reg = readl(&ocotp_regs->hw_ocotp_ctrl);
38 if (!(reg & OCOTP_CTRL_BUSY))
46 /* Wait a little as per FSL datasheet's 'write postamble' section. */
52 static void mxs_ocotp_clear_error(void)
54 writel(OCOTP_CTRL_ERROR, &ocotp_regs->hw_ocotp_ctrl_clr);
57 static int mxs_ocotp_read_bank_open(bool open)
62 writel(OCOTP_CTRL_RD_BANK_OPEN,
63 &ocotp_regs->hw_ocotp_ctrl_set);
66 * Wait before polling the BUSY bit, since the BUSY bit might
67 * be asserted only after a few HCLK cycles and if we were to
68 * poll immediatelly, we could miss the busy bit.
71 ret = mxs_ocotp_wait_busy_clear();
73 writel(OCOTP_CTRL_RD_BANK_OPEN,
74 &ocotp_regs->hw_ocotp_ctrl_clr);
80 static void mxs_ocotp_scale_vddio(bool enter, uint32_t *val)
86 * Enter the fuse programming VDDIO voltage setup. We start
87 * scaling the voltage from it's current value down to 2.8V
88 * which is the one and only correct voltage for programming
89 * the OCOTP fuses (according to datasheet).
91 scale_val = readl(&power_regs->hw_power_vddioctrl);
92 scale_val &= POWER_VDDIOCTRL_TRG_MASK;
94 /* Return the original voltage. */
98 * Start scaling VDDIO down to 0x2, which is 2.8V . Actually,
99 * the value 0x0 should be 2.8V, but that's not the case on
100 * most designs due to load etc., so we play safe. Undervolt
101 * can actually cause incorrect programming of the fuses and
102 * or reboots of the board.
104 while (scale_val > 2) {
105 clrsetbits_le32(&power_regs->hw_power_vddioctrl,
106 POWER_VDDIOCTRL_TRG_MASK, --scale_val);
110 /* Start scaling VDDIO up to original value . */
111 for (scale_val = 2; scale_val <= *val; scale_val++) {
112 clrsetbits_le32(&power_regs->hw_power_vddioctrl,
113 POWER_VDDIOCTRL_TRG_MASK, scale_val);
121 static int mxs_ocotp_wait_hclk_ready(void)
123 uint32_t reg, timeout = MXS_OCOTP_TIMEOUT;
126 reg = readl(&clkctrl_regs->hw_clkctrl_hbus);
127 if (!(reg & CLKCTRL_HBUS_ASM_BUSY))
137 static int mxs_ocotp_scale_hclk(bool enter, uint32_t *val)
142 ret = mxs_ocotp_wait_hclk_ready();
147 writel(CLKCTRL_CLKSEQ_BYPASS_CPU,
148 &clkctrl_regs->hw_clkctrl_clkseq_set);
151 /* Return the original HCLK clock speed. */
152 *val = readl(&clkctrl_regs->hw_clkctrl_hbus);
153 *val &= CLKCTRL_HBUS_DIV_MASK;
154 *val >>= CLKCTRL_HBUS_DIV_OFFSET;
156 /* Scale the HCLK to 454/19 = 23.9 MHz . */
157 scale_val = (~19) << CLKCTRL_HBUS_DIV_OFFSET;
158 scale_val &= CLKCTRL_HBUS_DIV_MASK;
160 /* Scale the HCLK back to original frequency. */
161 scale_val = (~(*val)) << CLKCTRL_HBUS_DIV_OFFSET;
162 scale_val &= CLKCTRL_HBUS_DIV_MASK;
165 writel(CLKCTRL_HBUS_DIV_MASK,
166 &clkctrl_regs->hw_clkctrl_hbus_set);
168 &clkctrl_regs->hw_clkctrl_hbus_clr);
172 ret = mxs_ocotp_wait_hclk_ready();
176 /* Disable CPU bypass */
177 writel(CLKCTRL_CLKSEQ_BYPASS_CPU,
178 &clkctrl_regs->hw_clkctrl_clkseq_clr);
185 static int mxs_ocotp_write_fuse(uint32_t addr, uint32_t mask)
187 uint32_t hclk_val, vddio_val;
190 mxs_ocotp_clear_error();
192 /* Make sure the banks are closed for reading. */
193 ret = mxs_ocotp_read_bank_open(0);
195 puts("Failed closing banks for reading!\n");
199 ret = mxs_ocotp_scale_hclk(1, &hclk_val);
201 puts("Failed scaling down the HCLK!\n");
204 mxs_ocotp_scale_vddio(1, &vddio_val);
206 ret = mxs_ocotp_wait_busy_clear();
208 puts("Failed waiting for ready state!\n");
212 /* Program the fuse address */
213 writel(addr | OCOTP_CTRL_WR_UNLOCK_KEY, &ocotp_regs->hw_ocotp_ctrl);
215 /* Program the data. */
216 writel(mask, &ocotp_regs->hw_ocotp_data);
220 ret = mxs_ocotp_wait_busy_clear();
222 puts("Failed waiting for ready state!\n");
226 /* Check for errors */
227 if (readl(&ocotp_regs->hw_ocotp_ctrl) & OCOTP_CTRL_ERROR) {
228 puts("Failed writing fuses!\n");
234 mxs_ocotp_scale_vddio(0, &vddio_val);
235 if (mxs_ocotp_scale_hclk(0, &hclk_val))
236 puts("Failed scaling up the HCLK!\n");
241 static int mxs_ocotp_read_fuse(uint32_t reg, uint32_t *val)
245 /* Register offset from CUST0 */
246 reg = ((uint32_t)&ocotp_regs->hw_ocotp_cust0) + (reg << 4);
248 ret = mxs_ocotp_wait_busy_clear();
250 puts("Failed waiting for ready state!\n");
254 mxs_ocotp_clear_error();
256 ret = mxs_ocotp_read_bank_open(1);
258 puts("Failed opening banks for reading!\n");
264 ret = mxs_ocotp_read_bank_open(0);
266 puts("Failed closing banks for reading!\n");
273 static int mxs_ocotp_valid(u32 bank, u32 word)
283 * The 'fuse' command API
285 int fuse_read(u32 bank, u32 word, u32 *val)
289 ret = mxs_ocotp_valid(bank, word);
293 return mxs_ocotp_read_fuse((bank << 3) | word, val);
296 int fuse_prog(u32 bank, u32 word, u32 val)
300 ret = mxs_ocotp_valid(bank, word);
304 return mxs_ocotp_write_fuse((bank << 3) | word, val);
307 int fuse_sense(u32 bank, u32 word, u32 *val)
309 /* We do not support sensing :-( */
313 int fuse_override(u32 bank, u32 word, u32 val)
315 /* We do not support overriding :-( */