2 * (C) Copyright 2001, 2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * This has been changed substantially by Gerald Van Baren, Custom IDEAS,
24 * vanbaren@cideas.com. It was heavily influenced by LiMon, written by
29 #ifdef CONFIG_MPC8260 /* only valid for MPC8260 */
33 #if defined(CONFIG_AT91RM9200) || \
34 defined(CONFIG_AT91SAM9260) || defined(CONFIG_AT91SAM9261) || \
35 defined(CONFIG_AT91SAM9263)
37 #include <asm/arch/hardware.h>
38 #include <asm/arch/at91_pio.h>
39 #ifdef CONFIG_AT91_LEGACY
40 #include <asm/arch/gpio.h>
43 #ifdef CONFIG_IXP425 /* only valid for IXP425 */
44 #include <asm/arch/ixp425.h>
47 #include <asm/arch/hardware.h>
49 #if defined(CONFIG_MPC852T) || defined(CONFIG_MPC866)
54 /* #define DEBUG_I2C */
57 DECLARE_GLOBAL_DATA_PTR;
60 /*-----------------------------------------------------------------------
66 #define I2C_ACK 0 /* PD_SDA level to ack a byte */
67 #define I2C_NOACK 1 /* PD_SDA level to noack a byte */
71 #define PRINTD(fmt,args...) do { \
72 if (gd->have_console) \
73 printf (fmt ,##args); \
76 #define PRINTD(fmt,args...)
79 #if defined(CONFIG_I2C_MULTI_BUS)
80 static unsigned int i2c_bus_num __attribute__ ((section (".data"))) = 0;
81 #endif /* CONFIG_I2C_MULTI_BUS */
83 /*-----------------------------------------------------------------------
86 #if !defined(CONFIG_SYS_I2C_INIT_BOARD)
87 static void send_reset (void);
89 static void send_start (void);
90 static void send_stop (void);
91 static void send_ack (int);
92 static int write_byte (uchar byte);
93 static uchar read_byte (int);
95 #if !defined(CONFIG_SYS_I2C_INIT_BOARD)
96 /*-----------------------------------------------------------------------
97 * Send a reset sequence consisting of 9 clocks with the data signal high
98 * to clock any confused device back into an idle state. Also send a
99 * <stop> at the end of the sequence for belts & suspenders.
101 static void send_reset(void)
103 I2C_SOFT_DECLARATIONS /* intentional without ';' */
112 for(j = 0; j < 9; j++) {
125 /*-----------------------------------------------------------------------
126 * START: High -> Low on SDA while SCL is High
128 static void send_start(void)
130 I2C_SOFT_DECLARATIONS /* intentional without ';' */
142 /*-----------------------------------------------------------------------
143 * STOP: Low -> High on SDA while SCL is High
145 static void send_stop(void)
147 I2C_SOFT_DECLARATIONS /* intentional without ';' */
161 /*-----------------------------------------------------------------------
162 * ack should be I2C_ACK or I2C_NOACK
164 static void send_ack(int ack)
166 I2C_SOFT_DECLARATIONS /* intentional without ';' */
180 /*-----------------------------------------------------------------------
181 * Send 8 bits and look for an acknowledgement.
183 static int write_byte(uchar data)
185 I2C_SOFT_DECLARATIONS /* intentional without ';' */
190 for(j = 0; j < 8; j++) {
193 I2C_SDA(data & 0x80);
203 * Look for an <ACK>(negative logic) and return it.
218 return(nack); /* not a nack is an ack */
221 #if defined(CONFIG_I2C_MULTI_BUS)
223 * Functions for multiple I2C bus handling
225 unsigned int i2c_get_bus_num(void)
230 int i2c_set_bus_num(unsigned int bus)
232 #if defined(CONFIG_I2C_MUX)
233 if (bus < CONFIG_SYS_MAX_I2C_BUS) {
238 ret = i2x_mux_select_mux(bus);
245 if (bus >= CONFIG_SYS_MAX_I2C_BUS)
253 /*-----------------------------------------------------------------------
254 * if ack == I2C_ACK, ACK the byte so can continue reading, else
255 * send I2C_NOACK to end the read.
257 static uchar read_byte(int ack)
259 I2C_SOFT_DECLARATIONS /* intentional without ';' */
264 * Read 8 bits, MSB first.
269 for(j = 0; j < 8; j++) {
283 /*=====================================================================*/
284 /* Public Functions */
285 /*=====================================================================*/
287 /*-----------------------------------------------------------------------
290 void i2c_init (int speed, int slaveaddr)
292 #if defined(CONFIG_SYS_I2C_INIT_BOARD)
293 /* call board specific i2c bus reset routine before accessing the */
294 /* environment, which might be in a chip on that bus. For details */
295 /* about this problem see doc/I2C_Edge_Conditions. */
299 * WARNING: Do NOT save speed in a static variable: if the
300 * I2C routines are called before RAM is initialized (to read
301 * the DIMM SPD, for instance), RAM won't be usable and your
308 /*-----------------------------------------------------------------------
309 * Probe to see if a chip is present. Also good for checking for the
310 * completion of EEPROM writes since the chip stops responding until
311 * the write completes (typically 10mSec).
313 int i2c_probe(uchar addr)
318 * perform 1 byte write transaction with just address byte
322 rc = write_byte ((addr << 1) | 0);
328 /*-----------------------------------------------------------------------
331 int i2c_read(uchar chip, uint addr, int alen, uchar *buffer, int len)
334 PRINTD("i2c_read: chip %02X addr %02X alen %d buffer %p len %d\n",
335 chip, addr, alen, buffer, len);
337 #ifdef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
339 * EEPROM chips that implement "address overflow" are ones
340 * like Catalyst 24WC04/08/16 which has 9/10/11 bits of
341 * address and the extra bits end up in the "chip address"
342 * bit slots. This makes a 24WC08 (1Kbyte) chip look like
343 * four 256 byte chips.
345 * Note that we consider the length of the address field to
346 * still be one byte because the extra address bits are
347 * hidden in the chip address.
349 chip |= ((addr >> (alen * 8)) & CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW);
351 PRINTD("i2c_read: fix addr_overflow: chip %02X addr %02X\n",
356 * Do the addressing portion of a write cycle to set the
357 * chip's address pointer. If the address length is zero,
358 * don't do the normal write cycle to set the address pointer,
359 * there is no address pointer in this chip.
363 if(write_byte(chip << 1)) { /* write cycle */
365 PRINTD("i2c_read, no chip responded %02X\n", chip);
368 shift = (alen-1) * 8;
370 if(write_byte(addr >> shift)) {
371 PRINTD("i2c_read, address not <ACK>ed\n");
377 /* Some I2C chips need a stop/start sequence here,
378 * other chips don't work with a full stop and need
379 * only a start. Default behaviour is to send the
380 * stop/start sequence.
382 #ifdef CONFIG_SOFT_I2C_READ_REPEATED_START
390 * Send the chip address again, this time for a read cycle.
391 * Then read the data. On the last byte, we do a NACK instead
392 * of an ACK(len == 0) to terminate the read.
394 write_byte((chip << 1) | 1); /* read cycle */
396 *buffer++ = read_byte(len == 0);
402 /*-----------------------------------------------------------------------
405 int i2c_write(uchar chip, uint addr, int alen, uchar *buffer, int len)
407 int shift, failures = 0;
409 PRINTD("i2c_write: chip %02X addr %02X alen %d buffer %p len %d\n",
410 chip, addr, alen, buffer, len);
413 if(write_byte(chip << 1)) { /* write cycle */
415 PRINTD("i2c_write, no chip responded %02X\n", chip);
418 shift = (alen-1) * 8;
420 if(write_byte(addr >> shift)) {
421 PRINTD("i2c_write, address not <ACK>ed\n");
428 if(write_byte(*buffer++)) {