4 * Copyright (c) 2004 Texas Instruments
6 * This package is free software; you can redistribute it and/or
7 * modify it under the terms of the license found in the file
8 * named COPYING that should have accompanied this file.
10 * THIS PACKAGE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR
11 * IMPLIED WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED
12 * WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR A PARTICULAR PURPOSE.
14 * Author: Jian Zhang jzhang@ti.com, Texas Instruments
16 * Copyright (c) 2003 Wolfgang Denk, wd@denx.de
17 * Rewritten to fit into the current U-Boot framework
19 * Adapted for OMAP2420 I2C, r-woodruff2@ti.com
25 #include <asm/arch/i2c.h>
28 #include "omap24xx_i2c.h"
30 DECLARE_GLOBAL_DATA_PTR;
32 #define I2C_TIMEOUT 1000
34 static void wait_for_bb(void);
35 static u16 wait_for_pin(void);
36 static void flush_fifo(void);
39 * For SPL boot some boards need i2c before SDRAM is initialised so force
40 * variables to live in SRAM
42 static struct i2c __attribute__((section (".data"))) *i2c_base =
43 (struct i2c *)I2C_DEFAULT_BASE;
44 static unsigned int __attribute__((section (".data"))) bus_initialized[I2C_BUS_MAX] =
45 { [0 ... (I2C_BUS_MAX-1)] = 0 };
46 static unsigned int __attribute__((section (".data"))) current_bus = 0;
48 void i2c_init(int speed, int slaveadd)
50 int psc, fsscll, fssclh;
51 int hsscll = 0, hssclh = 0;
53 int timeout = I2C_TIMEOUT;
55 /* Only handle standard, fast and high speeds */
56 if ((speed != OMAP_I2C_STANDARD) &&
57 (speed != OMAP_I2C_FAST_MODE) &&
58 (speed != OMAP_I2C_HIGH_SPEED)) {
59 printf("Error : I2C unsupported speed %d\n", speed);
63 psc = I2C_IP_CLK / I2C_INTERNAL_SAMPLING_CLK;
65 if (psc < I2C_PSC_MIN) {
66 printf("Error : I2C unsupported prescalar %d\n", psc);
70 if (speed == OMAP_I2C_HIGH_SPEED) {
73 /* For first phase of HS mode */
74 fsscll = fssclh = I2C_INTERNAL_SAMPLING_CLK /
75 (2 * OMAP_I2C_FAST_MODE);
77 fsscll -= I2C_HIGHSPEED_PHASE_ONE_SCLL_TRIM;
78 fssclh -= I2C_HIGHSPEED_PHASE_ONE_SCLH_TRIM;
79 if (((fsscll < 0) || (fssclh < 0)) ||
80 ((fsscll > 255) || (fssclh > 255))) {
81 puts("Error : I2C initializing first phase clock\n");
85 /* For second phase of HS mode */
86 hsscll = hssclh = I2C_INTERNAL_SAMPLING_CLK / (2 * speed);
88 hsscll -= I2C_HIGHSPEED_PHASE_TWO_SCLL_TRIM;
89 hssclh -= I2C_HIGHSPEED_PHASE_TWO_SCLH_TRIM;
90 if (((fsscll < 0) || (fssclh < 0)) ||
91 ((fsscll > 255) || (fssclh > 255))) {
92 puts("Error : I2C initializing second phase clock\n");
96 scll = (unsigned int)hsscll << 8 | (unsigned int)fsscll;
97 sclh = (unsigned int)hssclh << 8 | (unsigned int)fssclh;
100 /* Standard and fast speed */
101 fsscll = fssclh = I2C_INTERNAL_SAMPLING_CLK / (2 * speed);
103 fsscll -= I2C_FASTSPEED_SCLL_TRIM;
104 fssclh -= I2C_FASTSPEED_SCLH_TRIM;
105 if (((fsscll < 0) || (fssclh < 0)) ||
106 ((fsscll > 255) || (fssclh > 255))) {
107 puts("Error : I2C initializing clock\n");
111 scll = (unsigned int)fsscll;
112 sclh = (unsigned int)fssclh;
115 if (readw(&i2c_base->con) & I2C_CON_EN) {
116 writew(0, &i2c_base->con);
120 writew(0x2, &i2c_base->sysc); /* for ES2 after soft reset */
123 writew(I2C_CON_EN, &i2c_base->con);
124 while (!(readw(&i2c_base->syss) & I2C_SYSS_RDONE) && timeout--) {
126 puts("ERROR: Timeout in soft-reset\n");
132 writew(0, &i2c_base->con);
133 writew(psc, &i2c_base->psc);
134 writew(scll, &i2c_base->scll);
135 writew(sclh, &i2c_base->sclh);
138 writew(slaveadd, &i2c_base->oa);
139 writew(I2C_CON_EN, &i2c_base->con);
141 /* have to enable intrrupts or OMAP i2c module doesn't work */
142 writew(I2C_IE_XRDY_IE | I2C_IE_RRDY_IE | I2C_IE_ARDY_IE |
143 I2C_IE_NACK_IE | I2C_IE_AL_IE, &i2c_base->ie);
146 writew(0xFFFF, &i2c_base->stat);
147 writew(0, &i2c_base->cnt);
149 if (gd->flags & GD_FLG_RELOC)
150 bus_initialized[current_bus] = 1;
153 static int i2c_read_byte(u8 devaddr, u16 regoffset, u8 alen, u8 *value)
158 u8 tmpbuf[2] = {(regoffset) >> 8, regoffset & 0xff};
161 /* wait until bus not busy */
165 writew(alen, &i2c_base->cnt);
166 /* set slave address */
167 writew(devaddr, &i2c_base->sa);
168 /* no stop bit needed here */
169 writew(I2C_CON_EN | I2C_CON_MST | I2C_CON_STT |
170 I2C_CON_TRX, &i2c_base->con);
172 /* send register offset */
174 status = wait_for_pin();
175 if (status == 0 || status & I2C_STAT_NACK) {
179 if (status & I2C_STAT_XRDY) {
181 #if !(defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
182 defined(CONFIG_OMAP44XX) || defined(CONFIG_AM33XX))
183 w |= tmpbuf[i++] << 8;
185 writew(w, &i2c_base->data);
186 writew(I2C_STAT_XRDY, &i2c_base->stat);
188 if (status & I2C_STAT_ARDY) {
189 writew(I2C_STAT_ARDY, &i2c_base->stat);
194 /* set slave address */
195 writew(devaddr, &i2c_base->sa);
196 /* read one byte from slave */
197 writew(1, &i2c_base->cnt);
198 /* need stop bit here */
199 writew(I2C_CON_EN | I2C_CON_MST |
200 I2C_CON_STT | I2C_CON_STP,
205 status = wait_for_pin();
206 if (status == 0 || status & I2C_STAT_NACK) {
210 if (status & I2C_STAT_RRDY) {
211 #if defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
212 defined(CONFIG_OMAP44XX) || defined(CONFIG_AM33XX)
213 *value = readb(&i2c_base->data);
215 *value = readw(&i2c_base->data);
217 writew(I2C_STAT_RRDY, &i2c_base->stat);
219 if (status & I2C_STAT_ARDY) {
220 writew(I2C_STAT_ARDY, &i2c_base->stat);
227 writew(0xFFFF, &i2c_base->stat);
228 writew(0, &i2c_base->cnt);
232 static void flush_fifo(void)
235 /* note: if you try and read data when its not there or ready
236 * you get a bus error
239 stat = readw(&i2c_base->stat);
240 if (stat == I2C_STAT_RRDY) {
241 #if defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
242 defined(CONFIG_OMAP44XX) || defined(CONFIG_AM33XX)
243 readb(&i2c_base->data);
245 readw(&i2c_base->data);
247 writew(I2C_STAT_RRDY, &i2c_base->stat);
254 int i2c_probe(uchar chip)
257 int res = 1; /* default = fail */
259 if (chip == readw(&i2c_base->oa))
262 /* wait until bus not busy */
265 /* try to read one byte */
266 writew(1, &i2c_base->cnt);
267 /* set slave address */
268 writew(chip, &i2c_base->sa);
269 /* stop bit needed here */
270 writew (I2C_CON_EN | I2C_CON_MST | I2C_CON_STT | I2C_CON_STP, &i2c_base->con);
273 status = wait_for_pin();
274 if (status == 0 || status & I2C_STAT_AL) {
278 if (status & I2C_STAT_NACK) {
280 writew(0xff, &i2c_base->stat);
281 writew (readw (&i2c_base->con) | I2C_CON_STP, &i2c_base->con);
285 if (status & I2C_STAT_ARDY) {
286 writew(I2C_STAT_ARDY, &i2c_base->stat);
289 if (status & I2C_STAT_RRDY) {
291 #if defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
292 defined(CONFIG_OMAP44XX) || defined(CONFIG_AM33XX)
293 readb(&i2c_base->data);
295 readw(&i2c_base->data);
297 writew(I2C_STAT_RRDY, &i2c_base->stat);
303 /* don't allow any more data in... we don't want it. */
304 writew(0, &i2c_base->cnt);
305 writew(0xFFFF, &i2c_base->stat);
309 int i2c_read(uchar chip, uint addr, int alen, uchar *buffer, int len)
314 printf("I2C read: addr len %d not supported\n", alen);
318 if (addr + len > (1 << 16)) {
319 puts("I2C read: address out of range\n");
323 for (i = 0; i < len; i++) {
324 if (i2c_read_byte(chip, addr + i, alen, &buffer[i])) {
325 puts("I2C read: I/O error\n");
326 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
334 int i2c_write(uchar chip, uint addr, int alen, uchar *buffer, int len)
340 u8 tmpbuf[2] = {addr >> 8, addr & 0xff};
343 printf("I2C write: addr len %d not supported\n", alen);
347 if (addr + len > (1 << 16)) {
348 printf("I2C write: address 0x%x + 0x%x out of range\n",
353 /* wait until bus not busy */
356 /* start address phase - will write regoffset + len bytes data */
357 /* TODO consider case when !CONFIG_OMAP243X/34XX/44XX */
358 writew(alen + len, &i2c_base->cnt);
359 /* set slave address */
360 writew(chip, &i2c_base->sa);
361 /* stop bit needed here */
362 writew(I2C_CON_EN | I2C_CON_MST | I2C_CON_STT | I2C_CON_TRX |
363 I2C_CON_STP, &i2c_base->con);
365 /* Send address and data */
366 for (i = -alen; i < len; i++) {
367 status = wait_for_pin();
369 if (status == 0 || status & I2C_STAT_NACK) {
371 printf("i2c error waiting for data ACK (status=0x%x)\n",
376 if (status & I2C_STAT_XRDY) {
377 w = (i < 0) ? tmpbuf[2+i] : buffer[i];
378 #if !(defined(CONFIG_OMAP243X) || defined(CONFIG_OMAP34XX) || \
379 defined(CONFIG_OMAP44XX) || defined(CONFIG_AM33XX))
380 w |= ((++i < 0) ? tmpbuf[2+i] : buffer[i]) << 8;
382 writew(w, &i2c_base->data);
383 writew(I2C_STAT_XRDY, &i2c_base->stat);
386 printf("i2c bus not ready for Tx (i=%d)\n", i);
393 writew(0xFFFF, &i2c_base->stat);
397 static void wait_for_bb(void)
399 int timeout = I2C_TIMEOUT;
402 writew(0xFFFF, &i2c_base->stat); /* clear current interrupts...*/
403 while ((stat = readw(&i2c_base->stat) & I2C_STAT_BB) && timeout--) {
404 writew(stat, &i2c_base->stat);
409 printf("timed out in wait_for_bb: I2C_STAT=%x\n",
410 readw(&i2c_base->stat));
412 writew(0xFFFF, &i2c_base->stat); /* clear delayed stuff*/
415 static u16 wait_for_pin(void)
418 int timeout = I2C_TIMEOUT;
422 status = readw(&i2c_base->stat);
424 (I2C_STAT_ROVR | I2C_STAT_XUDF | I2C_STAT_XRDY |
425 I2C_STAT_RRDY | I2C_STAT_ARDY | I2C_STAT_NACK |
426 I2C_STAT_AL)) && timeout--);
429 printf("timed out in wait_for_pin: I2C_STAT=%x\n",
430 readw(&i2c_base->stat));
431 writew(0xFFFF, &i2c_base->stat);
438 int i2c_set_bus_num(unsigned int bus)
440 if ((bus < 0) || (bus >= I2C_BUS_MAX)) {
441 printf("Bad bus: %d\n", bus);
447 i2c_base = (struct i2c *)I2C_BASE4;
450 i2c_base = (struct i2c *)I2C_BASE3;
455 i2c_base = (struct i2c *)I2C_BASE3;
459 i2c_base = (struct i2c *)I2C_BASE2;
461 i2c_base = (struct i2c *)I2C_BASE1;
465 if (!bus_initialized[current_bus])
466 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
471 int i2c_get_bus_num(void)
473 return (int) current_bus;